NSC LM3743

LM3743
High-Performance Synchronous Buck Controller with
Comprehensive Fault Protection Features
General Description
Features
The LM3743 is a DC-DC voltage mode PWM buck controller
featuring synchronous rectification at 300 kHz or 1 MHz. It can
deliver current as high as 20A and step down from an input
voltage between 3V and 5.5V down to a minimum output voltage of 0.8V, with a ±1.75% internal reference accuracy. The
LM3743 provides a set of comprehensive fault protection features such as high-side current limit, output under-voltage
protection, and low-side current limit. When any of these fault
protection features are engaged, it enters a hiccup protection
mode which is suitable for high reliability systems such as
rack mounted servers and telecom base station subsystems.
The LM3743 also employs a proprietary monolithic glitch free
pre-bias start-up method suited for FPGA and ASIC logic devices. An external programmable soft-start allows for tracking
and timing flexibility. The driver features 1.6Ω of pull-up resistance and 1Ω of pull-down drive resistance for high power
density and very efficient power processing.
■ Input voltage from 3.0V to 5.5V
■ Output voltage adjustable down to 0.8V
■ Reference accuracy: ±1.75%, over full temperature and
input voltage range
■ High-side and Low-side N-Channel MOSFETs
■ Switching frequency options of 1 MHz or 300 kHz
■ Comprehensive Fault Protection Features:
■
■
■
■
High-side current limit
Low-side current limit
Output under-voltage protection
Hiccup mode protection eliminates thermal runaway
during fault conditions
Externally programmable soft-start with tracking capability
Pre-bias start-up capability
MSOP-10 package
Applications
■
■
■
■
■
■
Rack-mount servers
Telecom base stations
Routers
Printers/Scanners
Multi-media set-top boxes
FPGAs, ASICs, and DSPs
Typical Application
20177401
© 2008 National Semiconductor Corporation
201774
www.national.com
LM3743 High-Performance Synchronous Buck Controller with Comprehensive
Fault Protection Features
October 7, 2008
LM3743
Connection Diagram
20177402
10-Lead Plastic MSOP
NS Package Number MUB10A
Top View
Ordering Information
Frequency Option
Top Mark
NSC Package Drawing
LM3743MM-300
Order Number
300 kHz
SKPB
MUB10A
Supplied As
1000 units in Tape and Reel
LM3743MMX-300
300 kHz
SKPB
MUB10A
3500 units in Tape and Reel
LM3743MM-1000
1 MHz
SKNB
MUB10A
1000 units in Tape and Reel
LM3743MMX-1000
1 MHz
SKNB
MUB10A
3500 units in Tape and Reel
Pin Descriptions
VCC (Pin 1) Supply rail for the controller section of the IC. A
minimum capacitance of 1 µF, preferably a multi-layer ceramic capacitor type (MLCC), must be connected as close as
possible to the VCC and GND pin and a 1 to 4.99Ω resistance
must be connected in series from the supply rail to the Vcc
pin. See VCC FILTERING in the Design Consideration section for further details.
LGATE (Pin 2) Gate drive for the low-side N-channel MOSFET. This signal is interlocked with HGATE to avoid a shootthrough problem.
GND (Pin 3) Power ground (PGND) and signal ground
(SGND). Connect the bottom feedback resistor between this
pin and the feedback pin.
ILIM (Pin 4) Low side current limit threshold setting pin. This
pin sources a fixed 50 µA current. A resistor of appropriate
value should be connected between this pin and the drain of
the low-side N-FET.
FB (Pin 5) Feedback pin. This is the inverting input of the error
amplifier used for sensing the output voltage and compensating the control loop.
COMP/EN (Pin 6) Output of the error amplifier and enable
pin. The voltage level on this pin is compared with an internally
www.national.com
generated ramp signal to determine the duty cycle. This pin
is necessary for compensating the control loop. Forcing this
pin to ground will shut down the IC.
SS/TRACK (Pin 7) Soft-start and tracking pin. This pin is
connected to the non-inverting input of the error amplifier during initial soft-start, or any time the voltage is below the
reference. To track the rising ramp of another power supply's
output, connect a resistor divider from the output of that supply to this pin as described in Application Information.
SW (Pin 8) Switch pin. The lower rail of the high-side N-FET
driver. Also used for the high side current limit sensing.
HGATE (Pin 9) Gate drive for the high-side N-channel MOSFET. This signal is interlocked with LGATE to avoid a shootthrough problem.
BOOT (Pin 10) Supply rail for the N-channel MOSFET high
gate drive. The voltage should be at least one gate threshold
above the regulator input voltage to properly turn on the highside N-FET. See MOSFET Gate Drivers in the Application
Information section for more details on how to select MOSFETs.
2
If Military/Aerospace specified devices are required,
please contact the National Semiconductor Sales Office/
Distributors for availability and specifications.
VCC
SW to GND
Boot to GND
Boot to SW
SS/TRACK, ILIM, COMP/EN,FB
to GND
Junction Temperature
Storage Temperature
Lead Temperature (soldering, 10sec)
260°C
Infrared or Convection (20sec)
ESD Rating (Note 3)
-0.3V to 6V
-0.3V to 6V
-0.3V to 12V
-0.3V to 6V
235°C
+ / – 2 kV
Operating Ratings
Supply Voltage Range, VCC (Note 2)
Junction Temperature Range (TJ)
-0.3V to VCC
150°C
−65°C to 150°C
3.0V to 5.5V
−40°C to +125°C
Electrical Characteristics
VCC = 3.3V, COMP/EN floating unless otherwise indicated in the conditions column.
Limits in standard type are for TJ = 25°C only; limits in boldface type apply over the junction temperature (TJ) range of -40°C to
+125°C. Minimum and Maximum limits are guaranteed through test, design, or statistical correlation. Typical values represent the
most likely parametric norm at TJ = 25°C, and are provided for reference purposes only.
Symbol
Parameter
Conditions
Min
Typ
Max
Units
0.786
0.8
0.814
V
2.84
3.0
SYSTEM PARAMETERS
VFB
VUVLO
FB pin voltage in regulation
3.0V ≤ VCC ≤ 5.5V
UVLO thresholds
Input voltage rising
Input voltage falling
IVCC
ISS/TRACK
2.45
2.66
V
Operating VCC current
fSW = 300 kHz, LM3743-300
1.5
2.5
mA
Operating VCC current
fSW = 1 MHz, LM3743-1000
1.8
3.0
mA
Shutdown VCC current
COMP/EN = 0V
6
50
µA
SS/TRACK pin source current
VSS/TRACK = 0V
IILIM
ILIM pin source current
VILIM = 0V
VILIM
Current Limit Trip Level
ICOMP/EN
COMP/EN pin pull-up current
VCOMP/EN = 0V
VHS-CLIM
High-side current limit threshold
Measured at VCC pin with respect to SW
8
10.2
12.5
µA
42.5
50
57.5
µA
–25
0
25
mV
4
µA
500
mV
Error Amplifier Unity Gain Bandwidth
30
MHz
Error Amplifier DC Gain
90
dB
0.5
V/µs
ERROR AMPLIFER
GBW
G
SR
Error Amplifier Slew Rate
IFB
FB pin Bias Current
10
EAO pin sourcing/sinking current capability VCOMP/EN = 1.5, VFB = 0.75V
1.7
VCOMP/EN = 1.5, VFB = 0.85V
-1
IEAO
CCOMPENSATION = 2.2 nF, IEAO = 1 mA
200
nA
mA
GATE DRIVE
ISHDN-BOOT BOOT Pin Shutdown Current
VBOOT-VSW = 3.3V, VCOMP/EN = 0V
25
RHG-UP
High Side MOSFET Driver Pull-up ON
resistance
VBOOT-VSW = 3.3V, IHGATE = 350mA
(sourcing)
1.6
Ω
RHG-DN
High Side MOSFET Driver Pull-down ON
resistance
VBOOT-VSW = 3.3V, IHGATE = 350mA
(sinking)
1
Ω
RLG-UP
Low Side MOSFET Driver Pull-up ON
resistance
VCC = 3.3V, ILGATE = 350mA (sourcing)
1.6
Ω
RLG-DN
Low Side MOSFET Driver Pull-down ON
resistance
VCC = 3.3V, ILGATE = 350mA (sinking)
1
Ω
50
µA
OSCILLATOR
fSW
DMAX
Oscillator Frequency
Max Duty Cycle
3.0V ≤ VCC ≤ 5.5V, LM3743-300
255
300
345
3.0V ≤ VCC ≤ 5.5V, LM3743-1000
850
1000
1150
fSW = 300 kHz, LM3743-300
85
91
fSW = 1 MHz, LM3743-1000
69
76
3
kHz
%
www.national.com
LM3743
Soldering Information
Absolute Maximum Ratings (Note 1)
LM3743
Symbol
VRAMP
Parameter
Conditions
Min
PWM Ramp Amplitude
Typ
Max
1.0
Units
V
LOGIC INPUTS AND OUTPUTS
VCOMP/EN-HI COMP/EN pin logic high trip-point
0.65
VCOMP/EN-LO COMP/EN pin logic low trip-point
0.9
V
0.45
V
NLSCYCLES Low-side sensing cycles before hiccup
mode
15
Cycles
NLSRESET
Low-side sensing cycles reset without
activating current limit
32
Cycles
VUVP
Under Voltage Protection comparator
threshold
400
mV
7
µs
Hiccup timeout
5.5
ms
Soft-start time coming out of hiccup mode
3.6
ms
235
°C/W
0.1
HICCUP MODE
tGLICH-UVP
tHICCUP
tSS
Under Voltage Protection fault time before
hiccup mode
THERMAL RESISTANCE
θJA
Junction to Ambient Thermal Resistance
Note 1: Absolute maximum ratings indicate limits beyond which damage to the device may occur. Operating ratings indicate conditions for which the device
operates correctly. Operating Ratings do not imply guaranteed performance limits.
Note 2: Practical lower limit of VCC depends on selection of the external MOSFET. See the MOSFET GATE DRIVERS section under Application Information for
further details.
Note 3: ESD using the human body model which is a 100 pF capacitor discharged through a 1.5 kΩ resistor into each pin. Test method is per JESD22–A114.
www.national.com
4
LM3743
Block Diagram
20177403
5
www.national.com
LM3743
Typical Performance Characteristics
VIN = 3.3, TJ = 25°C, ILOAD = 1A unless otherwise specified.
DMax vs Temperature
fSW = 1 MHZ
DMax vs Temperature
fSW = 300 kHz
20177455
20177456
FB vs Temperature
fSW = 1 MHZ
FB vs Temperature
fSW = 300 kHz
20177457
20177458
Frequency vs Temperature
fSW = 1 MHz
Frequency vs Temperature
fSW = 300 kHz
20177459
www.national.com
201774a2
6
LM3743
Frequency vs VCC
fSW = 1 MHz
Frequency vs VCC
fSW = 300 kHz
20177461
20177462
ISHDN_BOOT vs Temperature
fSW = 1 MHz
ISHDN_BOOT vs Temperature
fSW = 300 kHz
20177463
20177464
ILIM vs Temperature
fSW = 1 MHz
ILIM vs Temperature
fSW = 300 kHz
20177465
20177466
7
www.national.com
LM3743
IVCC vs Temperature
fSW = 1 MHz
IVCC vs Temperature
fSW = 300 kHz
20177467
20177468
Line Regulation
VOUT = 1.2V, IOUT = 1A, fSW = 300 kHz
Line Regulation
VOUT = 1.5V, IOUT = 1A, fSW = 1 MHz
20177469
20177470
Load Regulation
VIN = 3.3V, fSW = 1 MHz
Load Regulation
VIN = 3.3V, fSW = 300 kHz
20177471
www.national.com
20177472
8
LM3743
Efficiency vs Load
fSW = 300 kHz, VIN = 5.0V
(Refer to Example Circuit 1)
Efficiency vs Load
fSW = 300 kHz, VOUT = 2.5V
(Refer to Example Circuit 2)
201774a3
201774a4
Efficiency vs Load
fSW = 300 kHz, VIN = 5.0V
(Refer to Example Circuit 1)
Efficiency vs Load
fSW = 300 kHz, VOUT = 1.8V
(Refer to Example Circuit 2)
201774a5
201774a6
Efficiency vs Load
fSW = 300 kHz, VOUT = 3.3V
(Refer to Example Circuit 2)
Efficiency vs Load
fSW = 300 kHz, VOUT = 1.5V
(Refer to Example Circuit 2)
201774a7
201774a8
9
www.national.com
LM3743
Efficiency vs Load
fSW = 300 kHz, VOUT = 1.2V
(Refer to Example Circuit 2)
Efficiency vs Load
fSW = 300 kHz, VOUT = 1.0V
(Refer to Example Circuit 2)
201774a9
201774b0
Efficiency vs Load
fSW = 300 kHz, VOUT = 0.8V
(Refer to Example Circuit 2)
Efficiency vs Load
fSW = 1 MHz, VOUT = 2.5V
(Refer to AN-1450 for BOM)
201774b1
20177489
Efficiency vs Load
fSW = 1 MHz, VOUT = 1.8V
(Refer to AN-1450 for BOM)
Efficiency vs Load
fSW = 1 MHz, VOUT = 1.5V
(Refer to AN-1450 for BOM)
20177488
www.national.com
20177487
10
LM3743
Efficiency vs Load
fSW = 1 MHz, VOUT = 1.2V
(Refer to AN-1450 for BOM)
Efficiency vs Load
fSW = 1 MHz, VOUT = 1.0V
(Refer to AN-1450 for BOM)
20177474
20177473
Efficiency vs Load
fSW = 1 MHz, VOUT = 0.8V
(Refer to AN-1450 for BOM)
Efficiency vs Load
fSW = 300 kHz, VOUT = 2.5V
(Refer to AN-1450 for BOM)
20177490
20177495
Efficiency vs Load
fSW = 300 kHz, VOUT = 1.8V
(Refer to AN-1450 for BOM)
Efficiency vs Load
fSW = 300 kHz, VOUT = 1.5V
(Refer to AN-1450 for BOM)
20177494
20177493
11
www.national.com
LM3743
Efficiency vs Load
fSW = 300 kHz, VOUT = 1.2V
(Refer to AN-1450 for BOM)
Efficiency vs Load
fSW = 300 kHz, VOUT = 1.0V
(Refer to AN-1450 for BOM)
20177492
20177491
Efficiency vs Load
fSW = 300 kHz, VOUT = 0.8V
(Refer to AN-1450 for BOM)
Load Transient Response
fSW = 1 MHz, VIN = 3.3V, ILOAD = 100 mA to 3.5A
(Refer to AN-1450 for BOM)
20177497
20177496
Load Transient Response
fSW = 300 kHz, VIN = 3.3V, ILOAD = 100 mA to 3.5A
(Refer to AN-1450 for BOM)
Shutdown
RLOAD = 1Ω, VIN = 5V
20177499
20177498
www.national.com
12
LM3743
Pre Bias Startup
201774a0
13
www.national.com
LM3743
start voltage, VOUT, and the internal voltage ramp. Any further
commutation of the load current is carried by the body diode
of the low-side FET or an external Schottky diode, if used. The
low side current limit is active during soft-start while allowing
the asynchronous switching. When soft-start is completed,
the on-time of the low-side FET is allowed to increase in a
controlled fashion up to the steady state duty cycle determined by the control loop. A plot of the LM3743 starting up
into a pre-biased condition is shown in the Typical Performance Characteristics section.
Note that the pre-bias voltage must not be greater than the
target output voltage of the LM3743, otherwise the LM3743
will pull the pre-bias supply down during steady state operation.
Application Information
THEORY OF OPERATION
The LM3743 is a voltage mode PWM buck controller featuring
synchronous rectification at 300 kHz or 1 MHz. In steady state
operation the LM3743 is always synchronous even at no load,
thus simplifying the compensation design. The LM3743 ensures a smooth and controlled start-up to support pre-biased
outputs. Two levels of current limit protection enhance the robustness of the power supply and requires no current sense
resistor in the power path. The primary level of protection is
the low side current limit and is achieved by sensing the voltage VDS across the low side MOSFET. The second level of
protection is the high side current limit, which protects power
components from extremely high currents, caused by switch
node short to ground.
TRACKING WITH EQUAL SOFT-START TIME
The LM3743 can track the output of a master power supply
during soft-start by connecting a resistor divider to the SS/
TRACK pin. In this way, the output voltage slew rate of the
LM3743 will be controlled by the master supply for loads that
require precise sequencing. When the tracking function is
used, no soft-start capacitor should be connected to the SS/
TRACK pin. However in all other cases, a capacitor value (C4)
of at least 560 pF should be connected between the soft-start
pin and ground.
NORMAL OPERATION
While in normal operation, the LM3743 IC controls the output
voltage by controlling the duty cycle of the power FETs. The
DC level of the output voltage is determined by a pair of feedback resistors using the following equation:
(Designators refer to the Typical Application Circuit in the front
page)
For synchronous buck regulators, the duty ratio D is approximately equal to:
START UP
The LM3743 IC begins to operate when the COMP/EN pin is
released from a clamped condition and the voltage at the
VCC pin has exceeded 2.84V. Once these two conditions have
been met the internal 10µA current source begins to charge
the soft-start capacitor connected at the SS/TRACK pin. During soft-start the voltage on the soft-start capacitor is connected internally to the non-inverting input of the error
amplifier. The soft-start period lasts until the voltage on the
soft-start capacitor exceeds the LM3743 reference voltage of
0.8V. At this point the reference voltage takes over at the noninverting error amplifier input. The capacitance determines
the length of the soft-start period, and can be approximated
by:
20177430
FIGURE 1. Tracking Circuit
One way to use the tracking feature is to design the tracking
resistor divider so that the master supply’s output voltage
(VOUT1) and the LM3743’s output voltage (represented symbolically in Figure 1 as VOUT2, i.e. without explicitly showing
the power components) both rise together and reach their
target values at the same time. For this case, the equation
governing the values of the tracking divider resistors RT1 and
RT2 is:
C4 = (tSS x 10 µA) / 0.8V
Where tSS is the desired soft-start time. In the event of either
VCC falling below UVLO or COMP/EN pin being pulled below
0.45V, the soft-start pin will discharge C4 to allow the output
voltage to recover smoothly.
START UP WITH PRE-BIAS
A pre-bias output is a condition in which current from another
source has charged up the output capacitor of the switching
regulator before it has been turned on. The LM3743 features
a proprietary glitch free monotonic pre-bias start-up method
designed to ramp the output voltage from a pre-biased rail to
the target nominal output voltage. The IC limits the on time of
the low-side FET to 150 ns (typ) during soft-start, while allowing the high-side FET to adjust it's time according to soft-
www.national.com
The top resistance RT2 must be set to 1 kΩ in order to limit
current into the LM3743 during UVLO or shutdown. The final
voltage of the SS/TRACK pin should be slightly higher than
the feedback voltage of 0.8V, say about 0.85V as in the above
equation. The 50 mV difference will ensure the LM3743 to
reach regulation slightly before the master supply. If the master supply voltage was 5V and the LM3743 output voltage was
1.8V, for example, then the value of RT1 needed to give the
14
SHUTDOWN
The LM3743 IC can be put into shutdown mode by bringing
the voltage at the COMP/EN pin below 0.45V (typ). The quiescent current during shutdown is approximately 6 µA (typ).
During shutdown both the high-side and low-side FETs are
disabled. The soft-start capacitor is discharged through an
internal FET so that the output voltage rises in a controlled
fashion when the part is enabled again. When enabled a 4 µA
pull-up current increases the charge of the compensation capacitors.
UNDER VOLTAGE LOCK-OUT (UVLO)
If VCC drops below 2.66V (typ), the chip enters UVLO mode.
UVLO consists of turning off the top and bottom FETs and
remaining in that condition until VCC rises above 2.84V (typ).
As with shutdown, the soft-start capacitor is discharged
through an internal FET, ensuring that the next start-up will
be controlled by the soft-start circuitry.
20177431
FIGURE 2. Tracking with Equal Soft-Start Time
TRACKING WITH EQUAL SLEW RATES
The tracking feature can alternatively be used not to make
both rails reach regulation at the same time but rather to have
similar rise rates (in terms of output dV/dt). In this case, the
tracking resistors can be determined based on the following
equation:
MOSFET GATE DRIVE
The LM3743 has two gate drivers designed for driving Nchannel MOSFETs in synchronous mode. Power for the high
gate driver is supplied through the BOOT pin, while driving
power for the low gate is provided through the VCC pin. The
BOOT voltage is supplied from a local charge pump structure
which consists of a Schottky diode and 0.1 µF capacitor,
shown in Figure 4. Since the bootstrap capacitor (C10) is
connected to the SW node, the peak voltage impressed on
the BOOT pin is the sum of the input voltage (VIN) plus the
voltage across the bootstrap capacitor (ignoring any forward
drop across the bootstrap diode). The bootstrap capacitor is
charged up by VIN (called VBOOT_DC here) whenever the upper
MOSFET turns off.
For the example case of VOUT1 = 5V and VOUT2 = 1.8V, with
RT2 set to 1 kΩ as before, RT1 is calculated from the above
equation to be 887Ω. A timing diagram for the case of equal
slew rates is shown in Figure 3.
20177433
FIGURE 3. Tracking with Equal Slew Rate
TRACKING AND SHUTDOWN SEQUENCING
LM3743 is designed to track the output of a master power
supply during start-up, but when the master supply powers
down the output capacitor of the LM3743 will discharge cycle
by cycle through the low-side FET. The off-time will reach
100% when the voltage at the track pin reaches zero volts.
This condition will persist as long as the master output voltage
is zero volts and the drivers of the LM3743 are still on. For
example if the load is required to not be discharged, the
20177434
FIGURE 4. Charge Pump Circuit and Driver Circuitry
The output of the low-side driver swings between VCC and
ground, whereas the output of the high-side driver swings between VIN + VBOOT_DC and VIN. To keep the high-side MOSFET fully on, the Gate pin voltage of the MOSFET must be
higher than its instantaneous Source pin voltage by an
15
www.national.com
LM3743
drivers must be shut-off before the master powers down. This
is achieved by shutting down the LM3743 or bring VCC below
UVLO falling threshold. In this case the load will not be discharged.
two supplies identical soft-start times would be 205Ω. A timing
diagram for the equal soft-start time case is shown in Figure
2.
LM3743
amount equal to the 'Miller plateau'. It can be shown that this
plateau is equal to the threshold voltage of the chosen MOSFET plus a small amount equal to IOUT/g. Here IOUT is the
maximum load current of the application, and g is the
transconductance of this MOSFET (typically about 100 for
logic-level devices). That means we must choose VBOOT_DC
to at least exceed the Miller plateau level. This may therefore
affect the choice of the threshold voltage of the external MOSFETs, and that in turn may depend on the chosen VIN rail.
So far in the discussion above, the forward drop across the
bootstrap diode has been ignored. But since that does affect
the output of the driver, it is a good idea to include this drop
in the following examples. Looking at the Typical Application
schematic, this means that the difference voltage VIN - VD1,
which is the voltage the bootstrap capacitor charges up to,
must always be greater than the maximum tolerance limit of
the threshold voltage of the upper MOSFET. Here VD1 is the
forward voltage drop across the bootstrap diode D1. This
voltage drop may place restrictions on the type of MOSFET
selected.
The capacitor C10 serves to maintain enough voltage between the top MOSFET gate and source to control the device
even when the top MOSFET is on and its source has risen up
to the input voltage level. The charge pump circuitry is fed
from VIN, which can operate over a range from 3.0V to 5.5V.
Using this basic method the voltage applied to the high side
gate VIN - VD1. This method works well when VIN is 5V±10%,
because the gate drives will get at least 4.0V of drive voltage
during the worst case of VIN-MIN = 4.5V and VD1-MAX = 0.5V.
Logic level MOSFETs generally specify their on-resistance at
VGS = 4.5V. When VCC = 3.3V±10%, the gate drive at worst
case could go as low as 2.5V. Logic level MOSFETs are not
guaranteed to turn on, or may have much higher on-resistance at 2.5V. Sub-logic level MOSFETs, usually specified at
VGS = 2.5V, will work, but are more expensive and tend to
have higher on-resistance.
For example, a conservative 15A current limit (ICLIM) in a 10A
design with a RDSON-HOT of 10 mΩ would require a 3.83 kΩ
resistor. The LM3743 enters current limit mode if the inductor
current exceeds the set current limit threshold. The inductor
current is first sampled 50 ns after the low-side MOSFET turns
on. Note that in normal operation mode the high-side MOSFET always turns on at the beginning of a clock cycle. In
current limit mode, by contrast, the high-side MOSFET onpulse is skipped. This causes inductor current to fall. Unlike
a normal operation switching cycle, however, in a current limit
mode switching cycle the high-side MOSFET will turn on as
soon as inductor current has fallen to the current limit threshold.
20177444
FIGURE 5. Current Limit Threshold
The low-side current sensing scheme can only limit the current during the converter off-time, when inductor current is
falling. Therefore in a typical current limit plot the valleys are
normally well defined, but the peaks are variable, according
to the duty cycle, see Figure 5. The PWM error amplifier and
comparator control the pulse of the high-side MOSFET, even
during current limit mode, meaning that peak inductor current
can exceed the current limit threshold. For example, during
an output short-circuit to ground, and assuming that the output inductor does not saturate, the maximum peak inductor
current during current limit mode can be calculated with the
following equation:
LOW-SIDE CURRENT LIMIT
The main current limit of the LM3743 is realized by sensing
the voltage drop across the low-side FET as the load current
passes through it. The RDSON of the MOSFET is a known value; hence the voltage across the MOSFET can be determined
as:
VDS = IOUT x RDSON
The current flowing through the low-side MOSFET while it is
on is the falling portion of the inductor current. The current
limit threshold is determined by an external resistor, R1, connected between the switching node and the ILIM pin. A constant current (IILIM) of 50 µA typical is forced through R1,
causing a fixed voltage drop. This fixed voltage is compared
against VDS and if the latter is higher, the current limit of the
chip has been reached. To obtain a more accurate value for
R1 you must consider the operating values of RDSON and
IILIM at their operating temperatures in your application and
the effect of slight parameter variations from part to part. R1
can be found by using the following equation using the
RDSON value of the low side MOSFET at it's expected hot
temperature and the absolute minimum value expected over
the full temperature range for the IILIM which is 42.5 µA:
Where TSW is the inverse of switching frequency fSW. The 200
ns term represents the minimum off-time of the duty cycle,
which ensures enough time for correct operation of the current sensing circuitry.
In order to minimize the temperature effects of the peak inductor currents, the IC enters hiccup mode after 15 over
current events, or a long current limit event that lasts 15
switching cycles (the counter is reset when 32 non-current
limit cycles occur in between two current limit events). Hiccup
mode will be discussed in further detail in the “Hiccup Mode
and Internal Soft-Start” section.
R1 = RDSON-HOT x ICLIM / IILIM
www.national.com
HIGH-SIDE COARSE CURRENT LIMIT
The LM3743 employs a comparator to monitor the voltage
across the high-side MOSFET when it is on. This provides
16
LM3743
protection for short circuits from switch node to ground or the
case when the inductor is shorted, which the low side current
limit cannot detect. A 200 ns blanking time period after the
high-side FET turns on is used to prevent switching transient
voltages from tripping the high-side current limit without
cause. If the difference between VCC pin and SW pin voltage
exceeds 500 mV, the LM3743 will immediately enter hiccup
mode (see Hiccup Mode section).
OUTPUT UNDER-VOLTAGE PROTECTION (UVP)
After the end of soft-start the output UVP comparator is activated. The threshold is 50% of the feedback voltage. Once
the comparator indicates UVP for more than 7 µs typ. (glitch
filter time), the IC goes into hiccup mode.
HICCUP MODE AND INTERNAL SOFT-START
Hiccup protection mode is designed to protect the external
components of the circuit (output inductor, FETs, and input
voltage source) from thermal stress. During hiccup mode, the
LM3743 disables both the high-side and low-side FETs and
begins a cool down period of 5.5 ms. At the conclusion of this
cool down period, the regulator performs an internal 3.6 ms
soft-start. There are three distinct conditions under which the
IC will enter the hiccup protection mode:
1. The low-side current sensing threshold has exceeded
the current limit threshold for fifteen sampled cycles, see
Figure 6. Each cycle is sampled at the start of each off
time (tOFF). The low-side current limit counter is reset
when 32 consecutive non-current limit cycles occur in
between two current limit events.
2. The high-side current limit comparator has sensed a
differential voltage larger than 500 mV.
3. The voltage at the FB pin has fallen below 0.4V, and the
UVP comparator has sensed this condition for 7 μs
(during steady state operation).
The band gap reference, the external soft-start, and internal
hiccup soft-start of 3.6 ms (typ) connect to the non-inverting
input of the error amplifier through a multiplexer. The lowest
voltage of the three connects directly to the non-inverting input. Hiccup mode will not discharge the external soft-start,
only UVLO or shut-down will. When in hiccup mode the internal 5.5 ms timer is set, and the internal soft-start capacitor is
discharged. After the 5.5 ms timeout, the internal 3.6 ms softstart begins, see Figure 7. During soft-start, only low-side
current limit and high side current limit can put the LM3743
into hiccup mode.
20177406
FIGURE 7. Hiccup Time-Out and Internal Soft-Start
For example, if the low-side current limit is 10A, then once in
overload the low-side current limit controls the valley current
and only allows an average amount of 10A plus the ripple
current to pass through the inductor and FETs for 15 switching
cycles. In such an amount of time, the temperature rise is very
small. Once in hiccup mode, the average current through the
high-side FET is:
IHSF-AVE = (ICLIM + ΔI) x [ D(15 cycles x TSW) ] / 5.5 ms
equals 71 mA. With an arbitrary D = 60%, ripple current of 3A,
and a 300 kHz switching frequency.
The average current through the low-side FET is:
ILSF-AVE = (ICLIM + ΔI) x [ (1–D) x (15 cycles x TSW) ] / 5.5 ms
equals 47 mA,
And the average current through the inductor is:
IL-AVE = (ICLIM + ΔI) x [ (15 cycles x TSW) ] / 5.5 ms
equals 118 mA.
DESIGN CONSIDERATIONS
The following is a design procedure for selecting all the components in the Typical Application circuit on the front page.
This design converts 5V (VIN) to 1.8V (VOUT) at a maximum
load of 10A with an efficiency of 90% and a switching frequency of 300 kHz. The same procedures can be followed to
create many other designs with varying input voltages, output
voltages, load currents, and switching frequency.
Switching Frequency
Selection of the operating switching frequency is based on
trade-offs between size, cost, efficiency, and response time.
For example, a lower frequency will require larger more expensive inductors and capacitors. While a higher switching
frequency will generally reduce the size of these components,
but will have a reduction in efficiency. Fast switching converters allow for higher loop gain bandwidths, which in turn have
the ability to respond quickly to load and line transients. For
the example application we have chosen a 300 kHz switching
frequency because it will reduce the switching power losses
and in turn allow for higher conduction losses considering the
same power loss criteria, thus it is possible to sustain a higher
load current.
Output Inductor
The output inductor is responsible for smoothing the square
wave created by the switching action and for controlling the
output current ripple (ΔIOUT) also called the AC component of
the inductor current. The DC current into the load is equal to
the average current flowing in the inductor. The inductance is
20177452
FIGURE 6. Entering Hiccup Mode
17
www.national.com
LM3743
number and type of capacitors used depends mainly on their
size and cost. One exception to this is multi-layer ceramic capacitors. MLCCs have very low ESR, but also low capacitance in comparison with other types. This makes them
attractive for lower power designs. For higher power or for fast
load transients the number of MLCCs needed often increases
the size and cost to unacceptable levels. Because the load
could transition quickly from 0 to 10A, more bulk capacitance
is needed than the MLCCs can provide. One compromise is
a solid electrolytic POSCAP from Sanyo or SP-caps from
Panasonic. POSCAP and SPcaps often have large capacitances needed to supply currents for load transients, and low
ESRs. The 6TPD470M by Sanyo has 470 µF, and a maximum
ESR of 10 mΩ. Solid electrolytics have stable ESR relative to
temperature, and capacitance change is relatively immune to
bias voltage. Tantalums (Ta), niobium (Nb), and Al-E are
good solutions for ambient operating temperatures above 0°
C, however their ESR tends to increase quickly below 0°C
ambient operating temperature, so these capacitor types are
not recommended for this area of operation.
chosen by selecting between trade-offs in efficiency, size, and
response time. The recommended percentage of AC component to DC current is 30% to 40%, this will provide the best
trade-off between energy requirements and size, (read
AN-1197 for theoretical analysis). Another criteria is the ability
to respond to large load transient responses; the smaller the
output inductor, the more quickly the converter can respond.
The equation for output inductor selection is:
Here we have plugged in the values for input voltage, output
voltage, switching frequency, and 30% of the maximum load
current. This yields an inductance of 1.34 µH. The output inductor must be rated to handle the peak current (also equal
to the peak switch current), which is (IOUT + (0.5 x ΔIOUT)) =
11.5A, for a 10A design and a AC current of 3A.
The Coiltronics DR125–1R5 is 1.5 µH, is rated to 13.8A RMS
current, and has a direct current resistance (DCR) of 3 mΩ.
After selecting the Coiltronics DR125–1R5 for the output inductor, actual inductor current ripple must be re-calculated
with the selected inductance value. This information is needed to determine the RMS current through the input and output
capacitors. Re-arranging the equation used to select inductance yields the following:
Input Capacitor
The input capacitors in a buck converter are subjected to high
RMS current stress. Input capacitors are selected for their
ability to withstand the heat generated by the RMS current
and the ESR as specified by the manufacturer. Input RMS
ripple current is approximately:
Where duty cycle D = VOUT/VIN. The worst-case ripple for a
buck converter occurs during full load and when the duty cycle
(D) is 0.5.
When multiple capacitors of the same type and value are paralleled, the power dissipated by each input capacitor is:
VIN(MAX) is assumed to be 10% above the steady state input
voltage, or 5.5V at VIN = 5.0V. The re-calculated current ripple
will then be 2.69A. This gives a peak inductor/switch current
will be 11.35A.
where n is the number of paralleled capacitors, and ESR is
the equivalent series resistance of each capacitor. The equation above indicates that power loss in each capacitor decreases rapidly as the number of input capacitors increases.
For this 5V to 1.8V design the duty cycle is 0.36. For a 10A
maximum load the RMS current is 4.8A.
Connect one or two 22 µF MLCC as close as possible across
the drain of the high-side MOSFET and the source of the lowside MOSFET, this will provide high frequency decoupling
and satisfy the RMS stress. A bulk capacitor is recommended
in parallel with the MLCC in order to prevent switching frequency noise from reflecting back into the input line, this
capacitor should be no more than 1inch away from the MLCC
capacitors.
Output Capacitor
The output capacitor in a switching regulator is selected on
the basis of capacitance, equivalent series resistance (ESR),
size, and cost. In this example the output current is 10A and
the expected type of capacitor is an aluminum electrolytic, as
with the input capacitors. An important specification in switching converters is the output voltage ripple ΔVOUT. At 300 kHz
the impedance of most capacitors is very small compared to
ESR, hence ESR becomes the main selection criteria. In this
design the load requires a 2% ripple , which results in a
ΔVOUT of 36 mVP-P. Thus the maximum ESR is then:
MOSFETs
Selection of the power MOSFETs is governed by a trade-off
between cost, size, and efficiency. One method is to determine the maximum cost that can be endured, and then select
the most efficient device that fits that price. Using a spreadsheet to estimate the losses in the high-side and low-side
MOSFETs is one way to determine relative efficiencies between different MOSFETs. Good correlation between the
prediction and the bench result is not guaranteed.
ESRMAX is 13 mΩ. Aluminum electrolytic (Al-E), tantalum
(Ta), solid aluminum, organic, and niobium (Nb) capacitors
are all popular in switching converters. In general, by the time
enough capacitors have been paralleled to obtain the desired
ESR, the bulk capacitance is more than enough to supply the
load current during a transient from no-load to full load. The
www.national.com
18
maintain low reverse leakage even at high ambient temperature. These diode types have higher forward voltage drop but
can still be used for high ambient temperature operation.
Control Loop Compensation
The LM3743 uses voltage-mode (‘VM’) PWM control to correct changes in output voltage due to line and load transients.
VM requires careful small signal compensation of the control
loop for achieving high bandwidth and good phase margin.
The control loop is comprised of two parts. The first is the
power stage, which consists of the duty cycle modulator, output inductor, output capacitor, and load. The second part is
the error amplifier, which for the LM3743 is a 30 MHz op-amp
used in the classic inverting configuration. Figure 8 shows the
regulator and control loop components.
PC = D (IOUT2 x RDSON-HI x 1.3)
For the low side FET:
PC = (1 - D) x (IOUT2 x RDSON-LO x 1.3)
In the above equations the factor 1.3 accounts for the increase in MOSFET RDSON due to heating. Alternatively, the
1.3 can be ignored and the RDSON of the MOSFET estimated
using the RDSON vs. Temperature curves in the MOSFET
manufacturer datasheet.
Gate charging loss results from the current driving the gate
capacitance of the power MOSFETs, and is approximated as:
PGC = (VCC) x QG x fSW
VCC is the driving voltage (see MOSFET Gate Driver section)
and QG is the gate charge of the MOSFET. If multiple devices
will be placed in parallel, their gate charges can simply be
summed to form a cumulative QG.
Switching loss occurs during the brief transition period as the
high-side MOSFET turns on and off, during which both current
and voltage are present in the channel of the MOSFET. It can
be approximated as:
PSW = 0.5 x VIN x IOUT x (tr + tf) x fSW
where tr and tf are the rise and fall times of the MOSFET.
Switching loss occurs in the high-side MOSFET only.
For this example, the maximum drain-to-source voltage applied to either MOSFET is 5.5V. The maximum drive voltage
at the gate of the high-side MOSFET is 5.0V, and the maximum drive voltage for the low-side MOSFET is 5.5V. For
designs between 5A and 10A, single MOSFETs in SO-8 provide a good trade-off between size, cost, and efficiency.
VCC Filtering
To ensure smooth DC voltage for the chip supply a 1 µF (C3),
X5R MLCC type or better must be placed as close as possible
to the VCC and GND pin. Together with a small 1 to 4.99Ω
resistor placed between the input rail and the VCC pin, a low
pass filter is formed to filter out high frequency noise from
injecting into the VCC rail. Since VCC is also the sense pin for
the high-side current limit, the resistor should connect close
to the drain of the high-side MOSFET to prevent IR drops due
to trace resistance. A second design consideration is the low
pass filter formed by C3 and R6 on the VCC pin, a fast slew
rate, large amplitude load transient may cause a larger voltage droop on CIN than on VCC pin. This may lead to a lower
current at which high-side protection may occur. Thus increase the bulk input capacitor if the high-side current limit is
engaging due to a dynamic load transient behavior as explained above.
20177413
FIGURE 8. Power Stage and Error Amp
One popular method for selecting the compensation components is to create Bode plots of gain and phase for the power
stage and error amplifier. Combined, they make the overall
bandwidth and phase margin of the regulator easy to see.
Software tools such as Excel, MathCAD, and Matlab are useful for showing how changes in compensation or the power
stage affect system gain and phase.
The power stage modulator provides a DC gain ADC that is
equal to the input voltage divided by the peak-to-peak value
of the PWM ramp. This ramp is 1.0Vpk-pk for the LM3743. The
inductor and output capacitor create a double pole at frequency fDP, and the capacitor ESR and capacitance create a
single zero at frequency fESR. For this example, with VIN =
5.0V, these quantities are:
Bootstrap Diode (D1)
The MBR0520 and BAT54 work well as a bootstrap diode in
most designs. Schottky diodes are the preferred choice for
the bootstrap circuit because of their low forward voltage
drop. For circuits that will operate at high ambient temperature
the Schottky diode datasheet must be read carefully to ensure
that the reverse current leakage at high temperature does not
increase enough to deplete the charge on the bootstrap capacitor while the high side FET is on. Some Schottky diodes
increase their reverse leakage by as much as 1000 times at
high temperatures. Fast rectifier and PN junction diodes
19
www.national.com
LM3743
Losses in the high-side MOSFET can be broken down into
conduction loss, gate charging loss, and switching loss. Conduction, or I2R loss, is approximately:
For the high side FET:
LM3743
bandwidth.) In practice, the loop could easily become unstable due to tolerances in the output inductor, capacitor, or
changes in output current, or input voltage. Therefore, the
loop is compensated using the error amplifier and a few passive components.
For this example, a Type III, or three-pole-two-zero approach
gives optimal bandwidth and phase.
In most voltage mode compensation schemes, including
Type III, a single pole is placed at the origin to boost DC gain
as high as possible. Two zeroes fZ1 and fZ2 are placed at the
double pole frequency to cancel the double pole phase lag.
Then, a pole, fP1 is placed at the frequency of the ESR zero.
A final pole fP2 is placed at one-half of the switching frequency.
The gain of the error amplifier transfer function is selected to
give the best bandwidth possible without violating the Nyquist
stability criteria. In practice, a good crossover point is one-fifth
of the switching frequency, or 60 kHz for this example. The
generic equation for the error amplifier transfer function is:
In the equation for fDP, the variable RL is the power stage resistance, and represents the inductor DCR plus the on resistance of the top power MOSFET. RO is the output voltage
divided by output current. The power stage transfer function
GPS is given by the following equation, and Figure 9 shows
Bode plots of the phase and gain in this example.
a = LCO(RO + RC)
b = L + CO(RORL + RORC + RCRL)
c = RO + RL
In this equation the variable AEA is a ratio of the values of the
capacitance and resistance of the compensation components, arranged as shown in Figure 8. AEA is selected to
provide the desired bandwidth. A starting value of 80,000 for
AEA should give a conservative bandwidth. Increasing the
value will increase the bandwidth, but will also decrease
phase margin. Designs with 45-60° are usually best because
they represent a good trade-off between bandwidth and
phase margin. In general, phase margin is lowest and gain
highest (worst-case) for maximum input voltage and minimum
output current. One method to select AEA is to use an iterative
process beginning with these worst-case conditions.
1. Increase AEA
2. Check overall bandwidth and phase margin
3. Change VIN to minimum and recheck overall bandwidth
and phase margin
4. Change IO to maximum and recheck overall bandwidth
and phase margin
The process ends when both bandwidth and phase margin
are sufficiently high. For this example input voltage can vary
from 4.5V to 5.5V and output current can vary from 0 to 10A,
and after a few iterations a moderate gain factor of 90 dB is
used.
The error amplifier of the LM3743 has a unity-gain bandwidth
of 30 MHz. In order to model the effect of this limitation, the
open-loop gain can be calculated as:
20177418
20177419
FIGURE 9. Power Stage Gain and Phase
The new error amplifier transfer function that takes into account unity-gain bandwidth is:
The double pole at 6 kHz causes the phase to drop to approximately -140° at around 15 kHz. The ESR zero, at 33.9
kHz, provides a +90° boost that prevents the phase from
dropping to -180º. If this loop were left uncompensated, the
bandwidth would be approximately 15 kHz and the phase
margin 40°. In theory, the loop would be stable, but would
suffer from poor DC regulation (due to the low DC gain) and
would be slow to respond to load transients (due to the low
www.national.com
20
LM3743
The gain and phase of the error amplifier are shown in Figure
10.
20177423
In practice, a good trade off between phase margin and bandwidth can be obtained by selecting the closest ±10% capacitor values above what are suggested for C7 and C8, the
closest ±10% capacitor value below the suggestion for C9,
and the closest ±1% resistor values below the suggestions
for R4, R5. Note that if the suggested value for R5 is less than
100Ω, it should be replaced by a short circuit. Following this
guideline, the compensation components will be:
C7 = 47 pF±10%, C9 = 1.5 nF±10%
C8 = 2.2 nF±10%, R4 = 22.6 kΩ±1%
R5 = 2.1 kΩ±1%
The transfer function of the compensation block can be derived by considering the compensation components as
impedance blocks ZF and ZI around an inverting op-amp:
20177424
FIGURE 10. Error Amp. Gain and Phase
In VM regulators, the top feedback resistor R2 forms a part of
the compensation. Setting R2 to 10 kΩ±1%, usually gives
values for the other compensation resistors and capacitors
that fall within a reasonable range. (Capacitances > 1 pF, resistances <1 MΩ) C7, C8, C9, R4, and R5 are selected to
provide the poles and zeroes at the desired frequencies, using the following equations:
As with the generic equation, GEA-ACTUAL must be modified to
take into account the limited bandwidth of the error amplifier.
The result is:
21
www.national.com
LM3743
The total control loop transfer function H is equal to the power
stage transfer function multiplied by the error amplifier transfer function.
FET Switching Loss (PSW)
PSW = PSW(ON) + PSW(OFF)
PSW = 0.5 x VIN x IOUT x (tr + tf) x fSW
H = GPS x HEA
PSW = 0.5 x 5V x 10A x 300 kHz x 67 ns
The bandwidth and phase margin can be read graphically
from Bode plots of HEA as shown in Figure 11.
PSW = 503 mW
The Si4866DY has a typical turn-on rise time tr and turn-off
fall time tf of 32 ns and 35 ns, respectively. The switching
losses for the upper FET (Q1) is 0.503W. The low side FET
(Q2) does not incur switching losses.
FET Conduction Loss (PCND)
PCND = PCND1 + PCND2
PCND1 = I2OUT x RDS(ON) x k x D
PCND2 = I2OUT x RDS(ON) x k x (1-D)
RDS(ON) = 4.5 mΩ and the k factor accounts for the increase
in RDS(ON) due to heating. k = 1.3 at TJ = 100°C
PCND1 = (10A)2 x 4.5 mΩ x 1.3 x 0.36
PCND2 = (10A)2 x 4.5 mΩ x 1.3 x (1 - 0.36)
PCND = PCND1 + PCND2
PCND = 211 mW + 374 mW = 585 mW
20177429
FET Gate Charging Loss (PGATE)
PGATE_H = n x ( VCC - VD1 ) x QGS x fSW
PGATE_L = n x VCC x QGS x fSW
PGATES = [ 1 x ( 5.0V - 0.4V ) x 22 nC x 300 kHz ] + [ 1 x ( 5.0V )
x 22 nC x 300 kHz ]
PGATES = 29 mW + 33 mW = 62 mW
The value n is the total number of FETs used and QGS is the
typical gate-source charge value, which is 21 nC. For the
Si4866DY the gate charging loss is 62 mW.
Thus the total MOSFET losses are:
PFET = PSW + PCND + PGATES =
503 mW + 585 mW + 62 mW
PFET = 1.15 W
There are few additional losses that are taken into account:
IC Loss (PIC)
20177450
FIGURE 11. Overall Loop Gain and Phase
POP = IQ_VCC x VCC
PDR = [[ (n x QGS x fSW) / D] +[ (n x QGS x fSW) / (1–D) ]] x VCC
The bandwidth of this example circuit is 59 kHz, with a phase
margin of 60°.
where POP is the operating loss, PDR is the driver loss, IQVCC is the typical operating VCC current
EFFICIENCY CALCULATIONS
The following is a sample calculation.
A reasonable estimation of the efficiency of a switching buck
controller can be obtained by adding together the Output
Power (POUT) loss and the Total Power loss (PLOSS):
POP= ( 1.3 mA x 5.0V )
PDR= [( 1 x 22 nC x 300 kHz ) / .36 ] + [( 1 x 22 nC x 300
kHz ) / .64 ] x VCC
PIC= POP + PDR
PIC= 6.5 mW + 137 mW = 143.5 mW
Input Capacitor Loss (PCAP)
The Output Power (POUT) for the Typical Application Circuit
design is (1.8V x 10A) = 18W. The Total Power (PLOSS), with
an efficiency calculation to complement the design, is shown
below.
The majority of the power losses are due to the low side and
high side MOSFET’s losses. The losses in any MOSFET are
switching (PSW), conduction losses (PCND), and gate charging
losses (PGATE)
www.national.com
where,
22
Good layout techniques include a dedicated ground plane,
preferably on an internal layer. Signal level components like
the compensation and feedback resistors should be connected to a section of this internal plane, signal ground. The signal
ground section of the plane should be connected to the power
ground at a single point. The best place to connect the signal
ground and power ground is right at the GND pin of the IC.
Low Impedance Power Path
The power path includes the input capacitors, power FETs,
output inductor, and output capacitors. Keep these components on the same side of the PCB and connect them with
thick traces or copper planes on the same layer. Vias add
resistance and inductance to the power path, and have high
impedance connections to internal planes than do top or bottom layers of a PCB. If heavy switching currents must be
routed through vias and/or internal planes, use multiple vias
in parallel to reduce their resistance and inductance. The
power components must be kept close together. The longer
the paths that connect them, the more they act as antennas,
radiating unwanted EMI.
Minimize the Switch Node Copper
The plane that connects the power FETs and output inductor
together radiates more EMI as it gets larger. Use just enough
copper to give low impedance to the switching currents.
Kelvin Traces For Sense Lines
The drain and the source of the high-side FET should be connected as close as possible to the VCC filter resistor (R6) and
the SW pin and each pin should connect with a separate trace.
The feedback trace should connect the positive node of the
output capacitor and connect to the top feedback resistor
(R2). Keep this trace away from the switch node and from the
output inductor. If driving the COMP pin low with a signal BJT
or MOSFET make sure to keep the signal transistor as close
as possible to the pin and keep the trace away from EMI radiating nodes and components.
PCAP = 230 mW
Output Inductor Loss (PIND)
PIND = I2OUT x DCR
where DCR is the DC resistance. Therefore, for example
PIND = (10A)2 x 3 mΩ
PIND = 302 mW
Total System Efficiency
PLOSS = PFET + PIC + PCAP + PIND
PCB LAYOUT CONSIDERATIONS
To produce an optimal power solution with the LM3743, good
layout and design of the PCB are as important as component
selection. The following are several guidelines to aid in creating a good layout. For an extensive PCB layout explanation
refer to AN-1229.
Separate Power Ground and Signal Ground
23
www.national.com
LM3743
Here n is the number of paralleled capacitors, ESR is the
equivalent series resistance of each, and PCAP is the dissipation in each. So for example if we use only one input capacitor
of 10mΩ.
LM3743
Example Circuit 1
LM3743-300, VIN = 5V, VOUT = 1.5V, ILOAD = 20A
201774b2
FIGURE 12. Schematic
Designator
Function
Description
Part Number
Vendor
U1
Controller
Buck Controller
LM3743MSOP-10
National Semiconductor
C1
Input Filter
22µF,10V, X7R, 1210
1206ZD227MAT
AVX
C2, C11
Input Filter
POSCAP, 6V, 470µF
6TPD470M
Sanyo
C3
Decoupling
1µF, 10V, X7R, 0805
0805ZC105KAT
AVX
C4
Soft Start Cap
180nF, 25V, 0805
VJ0805Y184KXXA
Vishay
C5
Output Filter
680µF, 2.5V, 5mΩ
2R5TPD680M5
Sanyo
C6
Output Filter
150nF, 25V, 0805
VJ0805Y154KXXA
Vishay
C7
Comp Cap
22pF, 25V, 0603
VJ0603A220KXAA
Vishay
C8
Comp Cap
680pF, 25V, 0603
VJ0603A681KXAA
Vishay
C9
Comp Cap
1.5nF, 25V, 0603
VJ0603Y152KXXA
Vishay
C10
Bootstrap Cap
.47µF, 25V, 0805
VJ0805Y474KXXA
Vishay
R1
Current Limit Res
1.4k, 0603
CRCW06031401F
Vishay
R2
Top FB Resistor
24.9k, 0603
CRCW06032492F
Vishay
R3
Bottom FB Res
28k, 0603
CRCW06032802F
Vishay
R4
Comp Resistor
49.9k, 0603
CRCW06034992F
Vishay
R5
Comp Resistor
3.32k, 0603
CRCW06033321F
Vishay
R6
Vcc Filter Resistor
2 ohm, 0603
CRCW06032R00F
Vishay
L1
Output Filter
1.2µH, DCR = 2.9mΩ
SER2009-122ML
Coilcraft
D1
Bootstrap Diode
500mA, 20V, VF =.3V
MBR0520LT1
Onsemi
D2
LSPSD
IF=2A,VR=20V,VF =.3V
SL22
Vishay
Q1
Top FET
3.6mΩ@VGS=4.5V,
24.5nC
Si7136DP
Vishay
Q2
Bottom FET
1.7mΩ@VGS=4.5V,
61nC
Si7470DP
Vishay
R3 = 7.87 kΩ (Vout = 3.3V), 11.5 kΩ (Vout = 2.5V), 19.6 kΩ (Vout = 1.8V), 28 kΩ (Vout = 1.5V), 49.9 kΩ (Vout = 1.2V), 100 kΩ (Vout = 1.0V), open (Vout = 0.8V)
www.national.com
24
LM3743
Example Circuit
LM3743-300, VIN = 3V to 5V, VOUT = 1.5V, ILOAD = 20A
In order to operate the LM3743 from an input voltage as low as 3V, the two components in the table below must replace the
components found in the bill of materials above. Common loads requiring 20 A are digital rails for FPGAs, ASICs, and DSPs, and
power distribution buses.
Designator
Function
Description
Part Number
Vendor
R1
Current Limit Res
1.5k, 0603
CRCW06031501F
Vishay
Q1
Top FET
4.5mΩ@VGS=4.5V,
21nC
Si7882DP
Vishay
R3 = 7.87 kΩ (Vout = 3.3V), 11.5 kΩ (Vout = 2.5V), 19.6 kΩ (Vout = 1.8V), 28 kΩ (Vout = 1.5V), 49.9 kΩ (Vout = 1.2V), 100 kΩ (Vout = 1.0V), open (Vout = 0.8V)
25
www.national.com
LM3743
Physical Dimensions inches (millimeters) unless otherwise noted
MSOP-10 Pin Package
NS Package Number MUB10A
www.national.com
26
LM3743
Notes
27
www.national.com
LM3743 High-Performance Synchronous Buck Controller with Comprehensive
Fault Protection Features
Notes
For more National Semiconductor product information and proven design tools, visit the following Web sites at:
Products
Design Support
Amplifiers
www.national.com/amplifiers
WEBENCH
www.national.com/webench
Audio
www.national.com/audio
Analog University
www.national.com/AU
Clock Conditioners
www.national.com/timing
App Notes
www.national.com/appnotes
Data Converters
www.national.com/adc
Distributors
www.national.com/contacts
Displays
www.national.com/displays
Green Compliance
www.national.com/quality/green
Ethernet
www.national.com/ethernet
Packaging
www.national.com/packaging
Interface
www.national.com/interface
Quality and Reliability
www.national.com/quality
LVDS
www.national.com/lvds
Reference Designs
www.national.com/refdesigns
Power Management
www.national.com/power
Feedback
www.national.com/feedback
Switching Regulators
www.national.com/switchers
LDOs
www.national.com/ldo
LED Lighting
www.national.com/led
PowerWise
www.national.com/powerwise
Serial Digital Interface (SDI)
www.national.com/sdi
Temperature Sensors
www.national.com/tempsensors
Wireless (PLL/VCO)
www.national.com/wireless
THE CONTENTS OF THIS DOCUMENT ARE PROVIDED IN CONNECTION WITH NATIONAL SEMICONDUCTOR CORPORATION
(“NATIONAL”) PRODUCTS. NATIONAL MAKES NO REPRESENTATIONS OR WARRANTIES WITH RESPECT TO THE ACCURACY
OR COMPLETENESS OF THE CONTENTS OF THIS PUBLICATION AND RESERVES THE RIGHT TO MAKE CHANGES TO
SPECIFICATIONS AND PRODUCT DESCRIPTIONS AT ANY TIME WITHOUT NOTICE. NO LICENSE, WHETHER EXPRESS,
IMPLIED, ARISING BY ESTOPPEL OR OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IS GRANTED BY THIS
DOCUMENT.
TESTING AND OTHER QUALITY CONTROLS ARE USED TO THE EXTENT NATIONAL DEEMS NECESSARY TO SUPPORT
NATIONAL’S PRODUCT WARRANTY. EXCEPT WHERE MANDATED BY GOVERNMENT REQUIREMENTS, TESTING OF ALL
PARAMETERS OF EACH PRODUCT IS NOT NECESSARILY PERFORMED. NATIONAL ASSUMES NO LIABILITY FOR
APPLICATIONS ASSISTANCE OR BUYER PRODUCT DESIGN. BUYERS ARE RESPONSIBLE FOR THEIR PRODUCTS AND
APPLICATIONS USING NATIONAL COMPONENTS. PRIOR TO USING OR DISTRIBUTING ANY PRODUCTS THAT INCLUDE
NATIONAL COMPONENTS, BUYERS SHOULD PROVIDE ADEQUATE DESIGN, TESTING AND OPERATING SAFEGUARDS.
EXCEPT AS PROVIDED IN NATIONAL’S TERMS AND CONDITIONS OF SALE FOR SUCH PRODUCTS, NATIONAL ASSUMES NO
LIABILITY WHATSOEVER, AND NATIONAL DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY RELATING TO THE SALE
AND/OR USE OF NATIONAL PRODUCTS INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR
PURPOSE, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY
RIGHT.
LIFE SUPPORT POLICY
NATIONAL’S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR
SYSTEMS WITHOUT THE EXPRESS PRIOR WRITTEN APPROVAL OF THE CHIEF EXECUTIVE OFFICER AND GENERAL
COUNSEL OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:
Life support devices or systems are devices which (a) are intended for surgical implant into the body, or (b) support or sustain life and
whose failure to perform when properly used in accordance with instructions for use provided in the labeling can be reasonably expected
to result in a significant injury to the user. A critical component is any component in a life support device or system whose failure to perform
can be reasonably expected to cause the failure of the life support device or system or to affect its safety or effectiveness.
National Semiconductor and the National Semiconductor logo are registered trademarks of National Semiconductor Corporation. All other
brand or product names may be trademarks or registered trademarks of their respective holders.
Copyright© 2008 National Semiconductor Corporation
For the most current product information visit us at www.national.com
National Semiconductor
Americas Technical
Support Center
Email: [email protected]
Tel: 1-800-272-9959
www.national.com
National Semiconductor Europe
Technical Support Center
Email: [email protected]
German Tel: +49 (0) 180 5010 771
English Tel: +44 (0) 870 850 4288
National Semiconductor Asia
Pacific Technical Support Center
Email: [email protected]
National Semiconductor Japan
Technical Support Center
Email: [email protected]