SN65LVCP114 SLLSEA8 – JANUARY 2012 www.ti.com 14.2-Gbps Quad 1:2-2:1 MUX, Linear-Redriver With Signal Conditioning Check for Samples: SN65LVCP114 FEATURES 1 • • • • • • • • • • • • • Quad 2:1 Mux / 1:2 Demux Multi-Rate Operation up to 14.2 Gbps Serial Data Rate Linear Receiver Equalization Which Increases Margin at System Level of Decision Feedback Equalizer Bandwidth: 18 GHz, Typical Per-Lane P/N Pair Inversion Port or Single Lane Switching Low Power: 150 mW/Channel, Typical Loopback Mode on All Three Ports I2C Control in Addition to GPIO DIAG Mode That Outputs Data of Line Side Port to Both Fabric Side Ports 2.5-V/3.3-V Single Power Supply PBGA Package 12-mm × 12-mm × 1-mm, 0.8-mm Terminal Pitch Excellent Impedance Matching to 100-Ω PCB Transmission Lines • • • • Small Package Size Provides Board Real Estate Saving Adjustable Output Swing Provides Flexible EMI and Crosstalk Control Low Power Supports 10GBASE-KR Applications With Ability to Transparency for Link Training APPLICATIONS • • High-Speed Redundancy Switch in Telecom and Data Communication Backplane Interconnect for 10G-KR, 16GFC DESCRIPTION The SN65LVCP114 is an asynchronous, protocol-agnostic, low-latency QUAD mux, linear-redriver optimized for use in systems operating at up to 14.2 Gbps. The device linearly compensates for channel loss in backplane and active-cable applications. The architecture of SN65LVCP114 linear-redriver is designed to work effectively with ASIC or FPGA products implementing digital equalization using decision feedback equalizer (DFE) technology. The SN65LVCP114 mux, linear-redriver preserves the integrity (composition) of the received signal, ensuring optimum DFE and system performance. The SN65LVCP114 provides a low-power mux-demux, linear-redriver solution while at the same time extending the effectiveness of DFE. SN65LVCP114 is configurable via GPIO or an I2C interface. A single 2.5-V or 3.3-V power supply supports the operation of the SN65LVCP114. The SN65LVCP114 is packaged in a 12-mm × 12-mm × 1-mm PBGA package with 0.8-mm pitch. The SN65LVCP114 has three ports; each port is a quad lane. The switch logic of SN65LVCP114 can be implemented to support a 2:1 MUX per lane, 1:2 DEMUX per lane, and independent lane switching. The receive equalization can be independently programmed for each of the ports. The SN65LVCP114 supports loopback on all three ports. 1 Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of the Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters. Copyright © 2012, Texas Instruments Incorporated SN65LVCP114 SLLSEA8 – JANUARY 2012 www.ti.com These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates. TYPICAL IMPLEMENTATION SN65LVCP114 can be implemented on the transmit side or the receive side of a backplane channel as shown in Figure 1. Figure 1. SN65LVCP114 Typical Implementation 2 Submit Documentation Feedback Copyright © 2012, Texas Instruments Incorporated Product Folder Link(s) :SN65LVCP114 SN65LVCP114 SLLSEA8 – JANUARY 2012 www.ti.com BLOCK DIAGRAM A simplified block diagram of the SN65LVCP114 is shown in Figure 2 for input quad channels AIN and BIN through the 2:1 MUX and output quad channel COUT, together with the input quad channel CIN through the 1:2 DEMUX through output quad channels AOUT and BOUT. The MUX and DEMUX channels contain a linear receive equalizer and an output linear driver. The SN65LVCP114 provides both GPIO and I2C interfaces to control the configuration of the device. A detailed description of the SN65LVCP114 pin functions is provided in . Figure 2. Simplified Block Diagram of SN65LVCP114 Submit Documentation Feedback Copyright © 2012, Texas Instruments Incorporated Product Folder Link(s) :SN65LVCP114 3 SN65LVCP114 SLLSEA8 – JANUARY 2012 www.ti.com PACKAGE The package for the SN65LVCP114 is a 12-mm × 12-mm × 1-mm, 167 pin PBGA with 0.8-mm pitch. The top view with the pin names is shown in Figure 3. Figure 3. Package Pinout PIN DESCRIPTIONS PIN DIRECTION TYPE SUPPLY SIGNAL DESCRIPTION BALLS LINE-SIDE HIGH-SPEED I/O CINP0 CINN0 A12 A13 Input (with 50-Ω termination to input common mode) Differential input, lane 0 line side. CINP1 CINN1 A9 A10 Input (with 50-Ω termination to input common mode) Differential input, lane 1 line side CINP2 CINN2 A6 A7 Input (with 50-Ω termination to input common mode) Differential input, lane 2 line side CINP3 CINN3 A3 A4 Input (with 50-Ω termination to input common mode) Differential input, lane 3 line side COUTP0 COUTN0 C11 C12 Output Differential output, lane 0 line side COUTP1 COUTN1 C8 C9 Output Differential output, lane 1 line side COUTP2 COUTN2 C5 C6 Output Differential output, lane 2 line side COUTP3 COUTN3 C2 C3 Output Differential output, lane 3 line side 4 Submit Documentation Feedback Copyright © 2012, Texas Instruments Incorporated Product Folder Link(s) :SN65LVCP114 SN65LVCP114 SLLSEA8 – JANUARY 2012 www.ti.com PIN DESCRIPTIONS (continued) PIN DIRECTION TYPE SUPPLY SIGNAL DESCRIPTION BALLS SWITCH-SIDE HIGH-SPEED I/O AINP0 AINN0 F14G14 Input (with 50-Ω termination to input common mode) Differential input, lane 0, fabric switch_A_side AINP1 AINN1 J14 K14 Input (with 50-Ω termination to input common mode) Differential input, lane 1, fabric switch_A_side AINP2 AINN2 P12 P11 Input (with 50-Ω termination to input common mode) Differential input, lane 2, fabric switch_A_side AINP3 AINN3 P9 P8 Input (with 50-Ω termination to input common mode) Differential input, lane 3, fabric switch_A_side BINP0 BINN0 P6 P5 Input (with 50-Ω termination to input common mode) Differential input, lane 0, fabric switch_B_side BINP1 BINN1 P3 P2 Input (with 50-Ω termination to input common mode) Differential input, lane 1, fabric switch_B_side BINP2 BINN2 J1 H1 Input (with 50-Ω termination to input common mode) Differential input, lane 2, fabric switch_B_side BINP3 BINN3 F1 E1 Input (with 50-Ω termination to input common mode) Differential input, lane 3, fabric switch_B_side AOUTP0 AOUTN0 E12 F12 Output Differential output, lane 0, fabric switch_A_side AOUTP1 AOUTN1 H12 J12 Output Differential output, lane 1, fabric switch_A_side AOUTP2 AOUTN2 M13 M12 Output Differential output, lane 2, fabric switch_A_side AOUTP3 AOUTN3 M10 M9 Output Differential output, lane 3, fabric switch_A_side BOUTP0 BOUTN0 M7 M6 Output Differential output, lane 0, fabric switch_B_side BOUTP1 BOUTN1 M4 M3 Output Differential output, lane 1, fabric switch_B_side BOUTP2 BOUTN2 K3 J3 Output Differential output, lane 2, fabric switch_B_side BOUTP3 BOUTN3 G3 F3 Output Differential output, lane 3, fabric switch_B_side Input, 2.5-V/3.3-V CMOS - 3-state GPIO mode EQ control pins. EQA1 and EQA0 pins are 3-state and control the EQ gain of port A. EQ control pins. EQB1 and EQB0 pins are 3-state and control the EQ gain of port B. EQ control pins. EQC1 and EQC0 pins are 3-state and control the EQ gain of port C. CONTROL SIGNALS ADD0/EQA1 ADD1/EQB1 ADD2/EQC1 A14 B14 A1 EQ[x]0 EQ[x]0 Peaking in dB 0 0 1.3 0 HiZ 2 0 1 3.6 HiZ 0 5 HiZ HiZ 6.5 HiZ 1 8.3 1 0 10 1 HiZ 11.9 1 1 13.9 I2C mode ADD0 along with pins ADD1 and ADD2 comprise the three bits of the I2C slave address. Submit Documentation Feedback Copyright © 2012, Texas Instruments Incorporated Product Folder Link(s) :SN65LVCP114 5 SN65LVCP114 SLLSEA8 – JANUARY 2012 www.ti.com PIN DESCRIPTIONS (continued) PIN DIRECTION TYPE SUPPLY SIGNAL EQA0 EQB0 EQC0 DESCRIPTION BALLS D3 K1 C14 Input, 2.5-V/3.3-V CMOS - 3-state GPIO mode EQ control pins. EQA1 and EQA0 pins are 3-state and control theEQ gain of port A. EQ control pins. EQB1 and EQB0 pins are 3-state and control theEQ gain of port B. EQ control pins. EQC1 and EQC0 pins are 3-state and control theEQ gain of port C. EQ[x]0 EQ[x]0 Peaking in dB 0 0 1.3 0 HiZ 2 0 1 3.6 HiZ 0 5 HiZ HiZ 6.5 HiZ 1 8.3 1 0 10 1 HiZ 11.9 1 1 13.9 I2C mode No action needed LPA LPB LPC P14 N14 M14 Input (with 48-kΩ pulldown) 2.5-V/3.3-V CMOS GPIO mode LPx enables loopback for port x HIGH: Loopback enabled LOW: Loopback disabled See Table 2 and Figure 13 for device logic I2C mode No action needed SEL0 SEL1 SEL2 SEL3 P1 N1 M1 L1 Input (with 48-kΩ pulldown) 2.5-V/3.3-V CMOS GPIO mode SELx, A/B switch control for lane x HIGH: port B is selected LOW: port A is selected See Table 2 and Figure 12 for device logic I2C mode No action needed REXT P13 Input, analog External bias resistor, 1,200 Ω to ground CS C13 Input (with 48-kΩ pulldown) 2.5-V/3.3-V CMOS GPIO mode No action needed PWD E14 Input (with 48-kΩ pullup) 2.5-V/3.3-V CMOS LOW: Powers down the device, inputs off and outputs disabled, resets I2C HIGH: Normal operation DIAG L12 Input (with 48-kΩ pulldown) 2.5-V/3.3-V CMOS GPIO mode HIGH: Enables the same data on the line side (Port C) to be output on both fabric side ports (Port A and Port B). LOW: Normal operation See Table 2 and Figure 12 for device logic. I2C mode No action needed LN_0_EN LN_1_EN LN_2_EN LN_3_EN K12 K13 L14 L13 Input (with 48-kΩ pullup) 2.5-V/3.3-V CMOS GPIO mode LN_x_EN = High, enables lane x of ports A, B, and C LN_x_EN = Low, disables lane x of ports A, B, and C I2C mode No action needed DIS_AGC_A DIS_AGC_B DIS_AGC_C B1 C1 D1 Input (with 48-kΩ pulldown) 2.5-V/3.3-V CMOS GPIO mode Disables the AGC loop internal to the SN65LVCP114 DIS_AGC = High, disables the AGC loop DIS_AGC = Low, enables the AGC loop I2C mode No action needed VOD_A VOD_B VOD_C N2 M2 L2 Input, 2.5-V/3.3-V CMOS - 3-state GPIO mode HIGH: selects VOD output range: 1.2 V maximum and a gain of 2.2 LOW: selects VOD output range: 600 mV maximum and a gain of 1.1 If left floating, it defaults to 1.2 V maximum and a gain of 2.2. I2C mode No action needed Gain_A Gain_B Gain_C E2 D2 E3 Input, 2.5-V/3.3-V CMOS - 3-state GPIO mode HIGH: Receiver gain = 1 LOW: Receiver gain = 0.5 If left floating, it defaults to 0.5 I2C mode No action needed SDA A2 Input / output, open-drain output GPIO mode No action needed I2C mode GPIO mode No action needed I2C mode I2C mode HIGH: acts as chip select LOW: disables I2C interface SCL 6 B2 Input, open-drain input Submit Documentation Feedback I2C data. Connect a 10-kΩ pullup resistor externally I2C clock. Connect a 10-kΩ pullup resistor externally Copyright © 2012, Texas Instruments Incorporated Product Folder Link(s) :SN65LVCP114 SN65LVCP114 SLLSEA8 – JANUARY 2012 www.ti.com PIN DESCRIPTIONS (continued) PIN DIRECTION TYPE SUPPLY SIGNAL DESCRIPTION BALLS FST_SW D13 Input (with 48-kΩ pullup) 2.5-V/3.3-V CMOS input GPIO mode HIGH: Fast switching; the idle outputs are squelched (see tSM specification). LOW: Slow switching; the idle outputs are powered off (see tSM1 specification). I2C_SEL D14 Input (with 48-kΩ pulldown) 2.5-V/3.3-V CMOS input Configures the device in I2C or GPIO mode of operation B4, B5, B7, B8, B10, B11, B13, E13, G2, G13, H2, H13, K2,N4, N5, N7, N10, N11, N13 Power, 2.5 V ±5% / 3.3 V ±5% Power supply pins GND A5, A8, A11, B3, B6, B9, B12, C4, C7, C10,D12, F2, F13,G1, G12, G1, G12, H3, H14,J2, J13, L3, M5,M8, M11, N3, N6, N8, N9, N12, P4, P7, P10 Ground Ground pins GND CenterPad E6, E7 , E8, E9, E10, F5, F6, F7, F8, F9, F10, G5, G6, G7,G8, G9, G10, H5, H6, H7, H8, H9, H10, J5, J6, J7, J8, J9, J10, K5, K6, K7,K8, K9, K10 Ground These pins must be connected to the GND plane. I2C mode No action needed HIGH: Enables I2C mode LOW: Enables GPIO mode POWER SUPPLY VCC GROUND ABSOLUTE MAXIMUM RATINGS over operating free-air temperature range (unless otherwise noted) (1) VALUE / UNIT VCC Supply voltage range (2) VIN,DIFF Differential voltage between xINx_P and xINx_N VIN+, IN– Voltage at xINx_P and xINx_N –0.5 V to VCC + 0.5 V VIO Voltage on control I/O pins –0.3 V to VCC + 0.5 V IIN+ IIN– Continuous current at high-speed differential data inputs (differential) –0.3 V to 4 V IOUT+ IOUT– Continuous current at high-speed differential data outputs ESD (1) (2) (3) (4) Human-body model (3) Charged-device model (4) ±2.5 V –25 mA to 25 mA –25 mA to 25 mA All pins 2 kV All pins 500 V Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. All voltage values, except differential I/O bus voltages, are with respect to network ground terminal. Tested in accordance with JEDEC Standard 22, Test Method A114-A. Tested in accordance with JEDEC Standard 22, Test Method C101. Submit Documentation Feedback Copyright © 2012, Texas Instruments Incorporated Product Folder Link(s) :SN65LVCP114 7 SN65LVCP114 SLLSEA8 – JANUARY 2012 www.ti.com THERMAL INFORMATION THERMAL METRIC (1) SN65LVCP114 ZJA (167 PINS) θJA Junction-to-ambient thermal resistance (2) 38.8 θJCtop Junction-to-case (top) thermal resistance (3) 7.55 (4) θJB Junction-to-board thermal resistance ψJT Junction-to-top characterization parameter (5) ψJB Junction-to-board characterization parameter (6) 17.5 (7) N/A θJCbot (1) (2) (3) (4) (5) (6) (7) Junction-to-case (bottom) thermal resistance 17.8 0.2 UNITS °C/W For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953. The junction-to-ambient thermal resistance under natural convection is obtained in a simulation on a JEDEC-standard, high-K board, as specified in JESD51-7, in an environment described in JESD51-2a. The junction-to-case (top) thermal resistance is obtained by simulating a cold plate test on the package top. No specific JEDEC-standard test exists, but a close description can be found in the ANSI SEMI standard G30-88. The junction-to-board thermal resistance is obtained by simulating in an environment with a ring cold plate fixture to control the PCB temperature, as described in JESD51-8. The junction-to-top characterization parameter, ψJT, estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining θJA, using a procedure described in JESD51-2a (sections 6 and 7). The junction-to-board characterization parameter, ψJB, estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining θJA , using a procedure described in JESD51-2a (sections 6 and 7). The junction-to-case (bottom) thermal resistance is obtained by simulating a cold plate test on the exposed (power) pad. No specific JEDEC standard test exists, but a close description can be found in the ANSI SEMI standard G30-88. RECOMMENDED OPERATING CONDITIONS SPECIFICATION MIN NOM Operating data rate, dR MAX UNIT 14.2 Gbps V Supply voltage, VCC, 2.5-V nominal supply 2.375 2.5 2.625 Supply voltage, VCC, 3.3-V nominal supply 3.135 3.3 3.465 PSNR BG, bandgap circuitry PSNR, 10 Hz–10 GHz 20 V dB CONTROL INPUTS VIH High-level input voltage VIM Mid-level input voltage VIL Low- level input voltage TC Junction temperature (1) 0.8 × VCC VCC/2 – 0.3 –10 Maximum Board Temperature (1) (1) 8 VCC/2 + 0.3 V 0.2 × VCC V 125 °C See Table 1 °C Use of θJB and φJB are recommended for thermal calculations. For more information about traditional and new thermal metrics, see IC Package Thermal Metrics application report, SPRA953. Submit Documentation Feedback Copyright © 2012, Texas Instruments Incorporated Product Folder Link(s) :SN65LVCP114 SN65LVCP114 SLLSEA8 – JANUARY 2012 www.ti.com ELECTRICAL CHARACTERISTICS (VCC 2.5 V ±5%) over operating conditions range. All parameters are referenced to package pins (unless otherwise noted). PARAMETER TEST CONDITIONS MIN TYP MAX UNIT POWER CONSUMPTION PDL Device power dissipation, loopback mode Ports A, B, and C in loopback mode with all 12 channels active. VOD = LOW 1800 2300 mW PDN Device power dissipation, normal mode Device configured in mux-demux mode with 8 channels active. VOD = LOW 1400 1800 mW PDOFF Device power dissipation, lanes disabled All 4 lanes disabled. See the I2C section for device configuration. PDSTB Device power dissipation, standby All 12 channels active, VOD = LOW, FAST_SW = HIGH. See the I2C section for device configuration. 50 mW 1800 2300 mW TYP MAX UNIT ELECTRICAL CHARACTERISTICS (VCC 3.3 V ±5%) over operating conditions range. All parameters are referenced to package pins (unless otherwise noted). PARAMETER TEST CONDITIONS MIN POWER CONSUMPTION PDL Device power dissipation, loopback mode Ports A, B, and C in loopback mode with all 12 channels active. VOD = LOW 2500 3150 mW PDN Device power dissipation, normal mode Device configured in mux-demux mode with 8 channels active. VOD = LOW 1800 2500 mW PDOFF Device power dissipation, lanes disabled All 4 lanes disabled. See the I2C section for device configuration. PDSTB Device power dissipation, standby All 12 channels active, VOD = LOW, FAST_SW = HIGH. See I2C section for device configuration. 50 mW 2500 3150 mW ELECTRICAL CHARACTERISTICS (VCC 3.3 V ±5%, 2.5 V ±5%) over operating conditions range. All parameters are referenced to package pins (unless otherwise noted). PARAMETER TEST CONDITIONS MIN TYP (1) MAX UNIT CMOS DC SPECIFICATIONS IIH High-level input current VIN = 0.9 × VCC IIL Low-level input current VIN = 0.1 × VCC 80 µA µA -80 CML INPUTS (AINP[3:0], AINN[3:0], BINP[3:0], BINN[3:0], CINP[3:0], CINN[3:0]) 100 Ω 1200 mVpp rIN Differential input resistance INx_P to INx_N VINPP Input linear dynamic range Gain = 0.5 VICM Common-mode input voltage Internally biased VCC – 0.3 V SCD11 Input differential to common-mode conversion 100 MHz to 7.1GHz –25 dB SDD11 Differential input return loss 100 MHz to 7.1GHz –10 dB CML OUTPUTS (AOUTP[3:0], AOUTN[3:0], BOUTP[3:0], BOUTN[3:0], COUTP[3:0], COUTN[3:0]) RL = 100 Ω, VOD = High 1200 RL = 100 Ω, VOD = Low 600 VOD Output linear dynamic range VOS Output offset voltage RL = 100 Ω, 0 V applied at inputs VCM,RIP Common-mode output ripple K28.5 pattern at 14.2 Gbps, no interconnect loss, VOD = HIGH VOD,RIP Differential path output ripple K28.5 pattern at 14.2Gbps, no interconnect loss, VIN = 1200 mVpp. Outputs squelched. VOCM Output common mode voltage See Figure 4 VOC(SS) Change in steady-state common-mode output voltage between logic states tPLH Low-to-high propagation delay tPHL High-to-low propagation delay tSK(O) Inter-pair output skew (1) (2) 10 mVPP 20 mVPP 20 mVRMS 20 mVPP VCC – 0.35 V ±10 mV 200 ps 200 ps 50 ps See Figure 5 (2) All outputs terminated with 100 Ω. See Figure 7 All typical values are at 25°C and with 2.5-V and 3.3-V supply, unless otherwise noted. tSK(O) is the magnitude of the time difference between the channels within a Port. For more information, see SN65LVCP114 Guidelines for Skew Compensation, SLLA323. Submit Documentation Feedback Copyright © 2012, Texas Instruments Incorporated Product Folder Link(s) :SN65LVCP114 9 SN65LVCP114 SLLSEA8 – JANUARY 2012 www.ti.com ELECTRICAL CHARACTERISTICS (VCC 3.3 V ±5%, 2.5 V ±5%) (continued) over operating conditions range. All parameters are referenced to package pins (unless otherwise noted). PARAMETER TEST CONDITIONS MIN TYP (1) (3) MAX UNIT 100 ps tSK(PP) Part-to-part skew tR Rise time Input signal with 30ps rise time, 20% to 80%. See Figure 6 31 tF Fall time Input signal with 30ps fall time, 20% to 80%. See Figure 6 31 ps SDD22 Differential output return loss 100 MHz to 7.1GHz –10 dB SCC22 Common-mode output return loss 100 MHz to 7.1GHz tSM ps –5 dB Mux to valid output (idle outputs are squelched) 100 ns Mux to valid output (idle outputs are turned off) 10 μs Multiplexer switch time tSM1 Chiso Channel-to-channel isolation (4) OUTNOISE Output referred noise Frequency at 5.1625 GHz 52.2 Frequency at 7.1GHz 43.5 dB 10 MHz to 7.1 GHz. No other noise source present. VOD = LOW 1500 10 MHz to 7.1 GHz. No other noise source present. VOD = HIGH 3000 µVRMS Vpre Output pre-cursor pre-emphasis Input signal with 3.75 pre-cursor and measured on the output signal. See Figure 8. Vpre = 20 log(V3/V2) Vpst Output post-cursor pre-emphasis rOT rOM 5 dB Input signal with 12 dB post-cursor and measure it on the output signal. See Figure 8. Vpst = 20 log(V1/V2) 14 dB Single-ended output resistance Single-ended on-chip terminations to VCC, outputs are ac-coupled 50 Ω Output termination mismatch at 1 MHz Δrom = 2 ´ At 7.1 GHz input signal Equalization gain, EQ = MAX TX residual deterministic jitter at 10.3125 Gbps Tx launch amplitude = 0.6Vpp, EQ=1.3dB, VOD and GAIN are High. Test Channel = 0". See Figure 10. 0.08 UIp-p DJ2 TX residual deterministic jitter at 14.2 Gbps Tx launch Amplitude = 0.6 Vpp, EQ=1.3dB, VOD and GAIN are High. Test Channel = 0". See Figure 10. 0.06 UIp-p DJ3 RX residual deterministic jitter at 10.3125 Gbps Tx Launch Amplitude = 0.6 Vpp, test channel = 12” (9dB loss at 5GHz), EQ=13.9dB, VOD and GAIN are High. See Figure 9. 0.04 UIp-p RX residual deterministic Jitter at 14.2 Gbps Tx Launch Amplitude = 0.6 Vpp, test channel = 8" (9dB loss at 7GHz), EQ=13.9dB, VOD=LOW and GAIN=HIGH. See Figure 9. 0.08 UIp-p rp - rn ´ 100 rp + rn 5 % EQUALIZATION EQGain DJ1 DJ4 (3) (4) 10 10 15 dB tSK(PP) is the magnitude of the difference in propagation delay times between any specified terminals of two devices when both devices operate with the same supply voltages, at the same temperature, and have identical packages and test circuits. All noise sources added. Submit Documentation Feedback Copyright © 2012, Texas Instruments Incorporated Product Folder Link(s) :SN65LVCP114 SN65LVCP114 SLLSEA8 – JANUARY 2012 www.ti.com Table 1. RECOMMENDED MAXIMUM BOARD TEMPERATURE Maximun Board Temperature (1) (2) VCC = 2.5V (1) LOOP_A LOOP_B LOOP_C DIAG VCC = 3.3V VOD = LOW VOD = HIGH VOD = LOW LOW LOW LOW LOW 85°C 85°C 85°C LOW LOW LOW HIGH 85°C 85°C 75°C LOW LOW HIGH LOW 85°C 85°C 85°C LOW LOW HIGH HIGH 85°C 85°C 85°C 75°C LOW HIGH LOW LOW 85°C 85°C 75°C System Specific (2) LOW HIGH LOW HIGH 85°C 85°C 75°C System Specific (2) LOW HIGH HIGH LOW 85°C 85°C 75°C System Specific (2) LOW HIGH HIGH HIGH 85°C 85°C 75°C System Specific (2) HIGH LOW LOW LOW 85°C 85°C 85°C 75°C HIGH LOW LOW HIGH 85°C 85°C 75°C System Specific (2) HIGH LOW HIGH LOW 85°C 85°C 85°C 75°C HIGH LOW HIGH HIGH 85°C 85°C 75°C System Specific (2) HIGH HIGH LOW LOW 85°C 85°C 75°C System Specific (2) HIGH HIGH LOW HIGH 85°C 85°C 75°C System Specific (2) HIGH HIGH HIGH LOW 85°C 85°C 75°C System Specific (2) HIGH HIGH HIGH HIGH 85°C 85°C 75°C System Specific (2) VOD = HIGH 75°C System Specific (2) 75°C Maximum board temperature is allowed as long as the device maximum junction temperature is not exceeded. Texas Instruments recommends a system thermal and device use case power analysis to decide possible use of a heat sink. Submit Documentation Feedback Copyright © 2012, Texas Instruments Incorporated Product Folder Link(s) :SN65LVCP114 11 SN65LVCP114 SLLSEA8 – JANUARY 2012 www.ti.com PARAMETER MEASUREMENT INFORMATION OUT+ OUT- 49.9 . W VOCM 49.9 W 1 pF Figure 4. Common-Mode Output-Voltage Test Circuit VID = 0 V IN tPLH tPHL VOD = 0 V OUT Figure 5. Propagation Delay, Input to Output Figure 6. Output Rise and Fall Times OUTx tSK(0) OUTy Figure 7. Output Inter-Pair Skew 12 Submit Documentation Feedback Copyright © 2012, Texas Instruments Incorporated Product Folder Link(s) :SN65LVCP114 SN65LVCP114 SLLSEA8 – JANUARY 2012 www.ti.com PARAMETER MEASUREMENT INFORMATION (continued) V1 V3 V2 0V V5 Not drawn to scale V6 V4 Figure 8. Vpre and Vpost [The Test Pattern is 1111111100000000 (Eight 1s, Eight 0s)] TEST CHANNEL CHARACTERIZATION BOARD SN65LVCP114 PATTERN GENERATOR RX + EQ L = 2" M U X OUT L = 2" OSCILLOSCOPE Figure 9. Receive-Side Performance Test Circuit CHARACTERIZATION BOARD TEST CHANNEL SN65LVCP114 PATTERN GENERATOR L = 2" RX + EQ M U X OUT OSCILLOSCOPE L = 2" Figure 10. Transmit-Side Performance Test Circuit Submit Documentation Feedback Copyright © 2012, Texas Instruments Incorporated Product Folder Link(s) :SN65LVCP114 13 SN65LVCP114 SLLSEA8 – JANUARY 2012 www.ti.com PARAMETER MEASUREMENT INFORMATION (continued) EQUIVALENT INPUT AND OUTPUT SCHEMATIC DIAGRAMS VCC VCC VCC 48 kW ESD IN+ RT(SE) = 50 W Gain Stage +EQ VCC RBBDC IN ESD RT(SE) = 50 W IN- 48 kW LineEndTermination VBB ESD Self-Biasing Network Figure 11. Equivalent Input Circuit Design Figure 12. 3-Level Input Biasing Network FUNCTIONAL DEFINITIONS Table 2. Loopback, DIAG, and SEL Controls Loop_A Loop_B Loop_C DIAG SEL[3:0] Output Port A Output Port B Output Port C 0 0 0 0 0 In_Port_C[3:0] idle In_Port_A[3:0] 0 0 0 0 1 idle In_Port_C[3:0] In_Port_B[3:0] 0 0 0 1 0 In_Port_C[3:0] In_Port_C[3:0] In_Port_A[3:0] 0 0 0 1 1 In_Port_C[3:0] In_Port_C[3:0] In_Port_B[3:0] 0 0 1 0 0 In_Port_C[3:0] Idle In_Port_C[3:0] 0 0 1 0 1 Idle In_Port_C[3:0] In_Port_C[3:0] 0 0 1 1 0 In_Port_C[3:0] In_Port_C[3:0] In_Port_C[3:0] 0 0 1 1 1 In_Port_C[3:0] In_Port_C[3:0] In_Port_C[3:0] 0 1 0 0 0 In_Port_C[3:0] In_Port_B[3:0] In_Port_A[3:0] 0 1 0 0 1 Idle In_Port_B[3:0] In_Port_B[3:0] 0 1 0 1 0 In_Port_C[3:0] In_Port_B[3:0] In_Port_A[3:0] 0 1 0 1 1 In_Port_C[3:0] In_Port_B[3:0] In_Port_B[3:0] 0 1 1 0 0 In_Port_C[3:0] In_Port_B[3:0] In_Port_C[3:0] 0 1 1 0 1 Idle In_Port_B[3:0] In_Port_C[3:0] 0 1 1 1 0 In_Port_C[3:0] In_Port_B[3:0] In_Port_C[3:0] 0 1 1 1 1 In_Port_C[3:0] In_Port_B[3:0] In_Port_C[3:0] 1 0 0 0 0 In_Port_A[3:0] Idle In_Port_A[3:0] 1 0 0 0 1 In_Port_A[3:0] In_Port_C[3:0] In_Port_B[3:0] 1 0 0 1 0 In_Port_A[3:0] In_Port_C[3:0] In_Port_A[3:0] 1 0 0 1 1 In_Port_A[3:0] In_Port_C[3:0] In_Port_B[3:0] 1 0 1 0 0 In_Port_A[3:0] Idle In_Port_C[3:0] 1 0 1 0 1 In_Port_A[3:0] In_Port_C[3:0] In_Port_C[3:0] 1 0 1 1 0 In_Port_A[3:0] In_Port_C[3:0] In_Port_C[3:0] 1 0 1 1 1 In_Port_A[3:0] In_Port_C[3:0] In_Port_C[3:0] 14 Submit Documentation Feedback Copyright © 2012, Texas Instruments Incorporated Product Folder Link(s) :SN65LVCP114 SN65LVCP114 SLLSEA8 – JANUARY 2012 www.ti.com PARAMETER MEASUREMENT INFORMATION (continued) Table 2. Loopback, DIAG, and SEL Controls (continued) Loop_A Loop_B Loop_C DIAG SEL[3:0] Output Port A Output Port B Output Port C 1 1 0 0 0 In_Port_A[3:0] In_Port_B[3:0] In_Port_A[3:0] 1 1 0 0 1 In_Port_A[3:0] In_Port_B[3:0] In_Port_B[3:0] 1 1 0 1 0 In_Port_A[3:0] In_Port_B[3:0] In_Port_A[3:0] 1 1 0 1 1 In_Port_A[3:0] In_Port_B[3:0] In_Port_B[3:0] 1 1 1 0 0 In_Port_A[3:0] In_Port_B[3:0] In_Port_C[3:0] LPA, LPB, & LPC = 1 AOUTx[3:0] CINx[3:0] 1X2 Demux BOUTx[3:0] AINx[3:0] 2X1 MUX COUTx[3:0] BINx[3:0] Figure 13. Loopback Mode Submit Documentation Feedback Copyright © 2012, Texas Instruments Incorporated Product Folder Link(s) :SN65LVCP114 15 SN65LVCP114 SLLSEA8 – JANUARY 2012 www.ti.com SELx = 0, DIAG = 1 AOUTx[3:0] = CINx[3:0] AOUTx[3:0] 1X2 Demux CINx[3:0] BOUTx[3:0] BOUTx[3:0] = CINx[3:0] COUTx[3:0] = AINx[3:0] AINx[3:0] 2X1 MUX COUTx[3:0] BINx[3:0] SELx=1, DIAG = 1 AOUTx[3:0] = CINx[3:0] AOUTx[3:0] 1X2 Demux CINx[3:0] BOUTx[3:0] BOUTx[3:0] = CINx[3:0] AINx[3:0] 2X1 MUX COUTx[3:0] COUTx[3:0] = BINx[3:0] BINx[3:0] Figure 14. Diagnostic Mode 16 Submit Documentation Feedback Copyright © 2012, Texas Instruments Incorporated Product Folder Link(s) :SN65LVCP114 SN65LVCP114 SLLSEA8 – JANUARY 2012 www.ti.com Table 3. Overall Gain Settings Gain_x Input Gain [dB] VOD_x VOD Gain [dB] EQ[x]0 EQ[x]1 Total DC gain [dB] Total EQ gain (7 GHz) [dB] LOW –6 LOW 1 LOW LOW –5 1.3 LOW –6 LOW 1 LOW HiZ –5 2 LOW –6 LOW 1 LOW HIGH –5 3.6 LOW –6 LOW 1 HiZ LOW –8 5 LOW –6 LOW 1 HiZ HiZ –8 6.5 LOW –6 LOW 1 HiZ HIGH –8 8.3 LOW –6 LOW 1 HIGH LOW –11 10 LOW –6 LOW 1 HIGH HiZ –11 11.9 LOW –6 LOW 1 HIGH HIGH –11 13.9 LOW –6 HIGH 6.8 LOW LOW 0.8 1.3 LOW –6 HIGH 6.8 LOW HiZ 0.8 2 LOW –6 HIGH 6.8 LOW HIGH 0.8 3.6 LOW –6 HIGH 6.8 HiZ LOW –2.2 5 LOW –6 HIGH 6.8 HiZ HiZ –2.2 6.5 LOW –6 HIGH 6.8 HiZ HIGH –2.2 8.3 LOW –6 HIGH 6.8 HIGH LOW –5.2 10 LOW –6 HIGH 6.8 HIGH HiZ –5.2 11.9 LOW –6 HIGH 6.8 HIGH HIGH –5.2 13.9 HIGH 0 LOW 1 LOW LOW 1 1.3 HIGH 0 LOW 1 LOW HiZ 1 2 HIGH 0 LOW 1 LOW HIGH 1 3.6 HIGH 0 LOW 1 HiZ LOW –2 5 HIGH 0 LOW 1 HiZ HiZ –2 6.5 HIGH 0 LOW 1 HiZ HIGH –2 8.3 HIGH 0 LOW 1 HIGH LOW –5 10 HIGH 0 LOW 1 HIGH HiZ –5 11.9 HIGH 0 LOW 1 HIGH HIGH –5 13.9 HIGH 0 HIGH 6.8 LOW LOW 6.8 1.3 HIGH 0 HIGH 6.8 LOW HiZ 6.8 2 HIGH 0 HIGH 6.8 LOW HIGH 6.8 3.6 HIGH 0 HIGH 6.8 HiZ LOW 3.8 5 HIGH 0 HIGH 6.8 HiZ HiZ 3.8 6.5 HIGH 0 HIGH 6.8 HiZ HIGH 3.8 8.3 HIGH 0 HIGH 6.8 HIGH LOW 0.8 10 HIGH 0 HIGH 6.8 HIGH HiZ 0.8 11.9 HIGH 0 HIGH 6.8 HIGH HIGH 0.8 13.9 Submit Documentation Feedback Copyright © 2012, Texas Instruments Incorporated Product Folder Link(s) :SN65LVCP114 17 SN65LVCP114 SLLSEA8 – JANUARY 2012 www.ti.com TYPICAL CHARACTERISTICS Typical operating condition is at VCC = 2.5 V and TA = 25°C, no interconnect line at the output, and with default device settings (unless otherwise noted). 23 EQ = 13.9 dB, Gain = 1, VOD = 1.2 EQ = 1.3 dB, Gain = 1, VOD = 1.2 21 19 17 13 11 9 EQ = 13.9 dB, Gain = 0.5, VOD = 1.2 EQ = 1.3 dB, Gain = 1, VOD = 0.6 15 EQ = 1.3 dB, Gain = 0.5, VOD = 1.2 EQ = 13.9 dB, Gain = 1, VOD = 0.6 7 5 3 1 0 -1 EQ = 13.9, Gain = 0.5, VOD = 0.6 -3 -5 -7 EQ = 1.3 dB, Gain = 0.5, VOD = 0.6 -9 -11 -13 -14 0.1 1 10 100 Figure 15. Typical EQ Gain Profile Curve 0 0 -5 -5 -10 -10 -15 -20 SCD11 - dB SDD11 - dB -15 -20 -25 -30 -25 -30 -35 -40 -45 -35 -50 -40 -55 -45 -60 0 2 4 6 8 10 f - Frequency - GHz 12 14 Figure 16. Differential Input Return Loss 18 16 0 2 4 6 8 10 f - Frequency - GHz 12 14 16 Figure 17. Differential to Common-Mode Conversion Submit Documentation Feedback Copyright © 2012, Texas Instruments Incorporated Product Folder Link(s) :SN65LVCP114 SN65LVCP114 SLLSEA8 – JANUARY 2012 www.ti.com TYPICAL CHARACTERISTICS (continued) Typical operating condition is at VCC = 2.5 V and TA = 25°C, no interconnect line at the output, and with default device settings (unless otherwise noted). 0 0 -5 -5 -10 -10 SCC22 - dB SDD22 - dB -15 -20 -25 -15 -20 -25 -30 -30 -35 -35 -40 -45 0 -40 2 4 6 8 10 f - Frequency - GHz 12 14 Figure 18. Differential Output Return Loss 16 0 2 4 6 8 10 f - Frequency - GHz 12 14 16 Figure 19. Common-Mode Output Return Loss 16-inch 18.17 dB Loss 14 Gbps Signal Generator PRBS27 – 1 600mVpp Input SN65LVCP114 EQ = 13.9 dB Gain = 0.5 VOD = 0.6 V 16-inch 18.17 dB Loss Figure 20. Transmit-Side Typical Application Submit Documentation Feedback Copyright © 2012, Texas Instruments Incorporated Product Folder Link(s) :SN65LVCP114 19 SN65LVCP114 SLLSEA8 – JANUARY 2012 www.ti.com TYPICAL CHARACTERISTICS (continued) Typical operating condition is at VCC = 2.5 V and TA = 25°C, no interconnect line at the output, and with default device settings (unless otherwise noted). 14 Gbps Signal Generator PRBS27 – 1 400mVpp Input SN65LVCP114 24-inch 22.2 dB Loss EQ = 13.9 dB Gain = 1.0 VOD = 0.6 V Figure 21. Receive-Side Typical Application 20 Submit Documentation Feedback Copyright © 2012, Texas Instruments Incorporated Product Folder Link(s) :SN65LVCP114 SN65LVCP114 SLLSEA8 – JANUARY 2012 www.ti.com APPLICATION INFORMATION TWO-WIRE SERIAL INTERFACE AND CONTROL LOGIC The SN65LVCP114 uses a 2-wire serial interface for digital control. The two circuit inputs, SDA and SCL, are driven, respectively, by the serial data and serial clock from a microprocessor, for example. The SDA and SCL pins require external 10-kΩ pullups to VCC. The 2-wire interface allows write access to the internal memory map to modify control registers and read access to read out the control signals. The SN65LVCP114 is a slave device only, which means that it cannot initiate a transmission itself; it always relies on the availability of the SCL signal for the duration of the transmission. The master device provides the clock signal as well as the START and STOP commands. The protocol for a data transmission is as follows: 1. START command 2. 7-bit slave address (0000ADD[2:0]) followed by an 8th bit which is the data direction bit (R/W). A zero indicates a WRITE and a 1 indicates a READ. The ADD[2:0] address bits change with the status of the ADD2, ADD1, and ADD0 device pins, respectively. If the pins are left floating or pulled down, the 7-bit slave address is 0000000. 3. 8-bit register address 4. 8-bit register data word 5. STOP command Regarding timing, the SN65LVCP114 is I2C compatible. The typical timing is shown in Figure 22, and a complete data transfer is shown in Figure 23. Parameters for Figure 22 are defined in Table 4. Bus Idle: Both SDA and SCL lines remain HIGH Start data transfer: A change in the state of the SDA line, from HIGH to LOW, while the SCL line is HIGH, defines a START condition (S). Each data transfer is initiated with a START condition. Stop Data Transfer: A change in the state of the SDA line from LOW to HIGH while the SCL line is HIGH defines a STOP condition (P). Each data transfer is terminated with a STOP condition; however, if the master still must communicate on the bus, it can generate a repeated START condition and address another slave without first generating a STOP condition. Data Transfer: The number of data bytes transferred between a START and a STOP condition is not limited and is determined by the master device. The receiver acknowledges the transfer of data. Acknowledge: Each receiving device, when addressed, is obliged to generate an acknowledge bit. The transmitter releases the SDA line, and a device that acknowledges must pull down the SDA line during the acknowledge clock pulse in such a way that the SDA line is stable LOW during the HIGH period of the acknowledge clock pulse. Setup and hold times must be taken into account. When a slave-receiver does not acknowledge the slave address, the data line must be left HIGH by the slave. The master can then generate a STOP condition to abort the transfer. If the slave-receiver does acknowledge the slave address but some time later in the transfer cannot receive any more data bytes, the master must abort the transfer. This is indicated by the slave generating the not acknowledge on the first byte to follow. The slave leaves the data line HIGH and the master generates the STOP condition. Figure 22. Two-Wire Serial Interface Timing Diagram Submit Documentation Feedback Copyright © 2012, Texas Instruments Incorporated Product Folder Link(s) :SN65LVCP114 21 SN65LVCP114 SLLSEA8 – JANUARY 2012 www.ti.com Table 4. Two-Wire Serial Interface Timing Diagram Definitions SYMBOL PARAMETER MIN MAX UNIT 400 kHz fSCL SCL clock frequency tBUF Bus free time between START and STOP conditions 1.3 μs tHDSTA Hold time after repeated START condition. After this period, the first clock pulse is generated. 0.6 μs tLOW Low period of the SCL clock 1.3 μs tHIGH High period of the SCL clock 0.6 μs tSUSTA Setup time for a repeated START condition 0.6 μs tHDDAT Data hold time 0 μs tSUDAT Data setup time tR Rise time of both SDA and SCL signals 300 tF Fall time of both SDA and SCL signals 300 tSUSTO Setup time for STOP condition 100 0.6 ns ns ns μs Figure 23. Two-wire Serial Interface Data Transfer SN65LVCP114 Register Mapping Information Register 0x00 (General Device Settings) R/W Bit 7 Bit 6 Bit 5 SW_GPIO PWRDOWN Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 RSVD Bit 4 LOOP[A] Bit 3 SEL[3] Bit 2 SEL[2] Bit 1 SEL[1] Bit 0 SEL[0] Bit 4 OUT_DIS_3 Bit 3 FAST_SW Bit 2 RSVD Bit 1 Bit 0 DIS_AGC Register 0x03 (Port A Input Settings) R/W Bit 7 Bit 6 Bit 5 INOFF RSVD RSVD Bit 4 RSVD Bit 3 EQ3 Bit 2 EQ2 Bit 1 EQ1 Bit 0 EQ0 Register 0x04 (Port A Output Settings) R/W Bit 7 Bit 6 Bit 5 VOD1 Bit 4 VOD0 Bit 3 Bit 2 Bit 1 GAIN1 Bit 0 GAIN0 Bit 4 OUT_DIS_3 Bit 3 FAST_SW Bit 2 RSVD Bit 1 Bit 0 DIS_AGC Register 0x01 (Device Control Settings) R/W Bit 7 Bit 6 Bit 5 DIAG LOOP[C] LOOP[B] Register 0x02 (Port A Control Settings) R/W Bit 7 Bit 6 Bit 5 OUT_DIS_0 OUT_DIS_1 OUT_DIS_2 Register 0x06 (Port B Control Settings) R/W Bit 7 Bit 6 Bit 5 OUT_DIS_0 OUT_DIS_1 OUT_DIS_2 22 Submit Documentation Feedback Copyright © 2012, Texas Instruments Incorporated Product Folder Link(s) :SN65LVCP114 SN65LVCP114 SLLSEA8 – JANUARY 2012 www.ti.com Register 0x07 (Port B Input Settings) R/W Bit 7 Bit 6 Bit 5 INOFF RSVD RSVD Bit 4 RSVD Bit 3 EQ3 Bit 2 EQ2 Bit 1 EQ1 Bit 0 EQ0 Register 0x08 (Port B Output Settings) R/W Bit 7 Bit 6 Bit 5 VOD1 Bit 4 VOD0 Bit 3 Bit 2 Bit 1 GAIN1 Bit 0 GAIN0 Bit 4 OUT_DIS_3 Bit 3 FAST_SW Bit 2 RSVD Bit 1 Bit 0 DIS_AGC Register 0x0B (Port C Input Settings) R/W Bit 7 Bit 6 Bit 5 INOFF RSVD RSVD Bit 4 RSVD Bit 3 EQ3 Bit 2 EQ2 Bit 1 EQ1 Bit 0 EQ0 Register 0x0C (Port C Output Settings) R/W Bit 7 Bit 6 Bit 5 VOD1 Bit 4 VOD0 Bit 3 Bit 2 Bit 1 GAIN1 Bit 0 GAIN0 Register 0x0D (Reserved Settings) R/W Bit 7 Bit 6 Bit 5 RSVD RSVD RSVD Bit 4 RSVD Bit 3 RSVD Bit 2 RSVD Bit 1 RSVD Bit 0 RSVD Register 0x0F (Reserved Settings) Read Only Bit 7 Bit 6 Bit 5 RSVD RSVD RSVD Bit 4 RSVD Bit 3 RSVD Bit 2 RSVD Bit 1 RSVD Bit 0 RSVD Bit 3 POL_A[3] Bit 2 POL_A[2] Bit 1 POL_A[1] Bit 0 POL_A[0] Bit 3 POL_C[3] Bit 2 POL_C[2] Bit 1 POL_C[1] Bit 0 POL_C[0] Bit 3 LN_EN[3] Bit 2 LN_EN[2] Bit 1 LN_EN[1] Bit 0 LN_EN[0] Register 0x0A (Port C Control Settings) R/W Bit 7 Bit 6 Bit 5 OUT_DIS_0 OUT_DIS_1 OUT_DIS_2 Register 0x10 (Polarity Control Settings for Port A and B) R/W Bit 7 Bit 6 Bit 5 Bit 4 POL_B[3] POL_B[2] POL_B[1] POL_B[0] Register 0x11 (Polarity Control Settings for Port C) R/W Bit 7 Bit 6 Bit 5 Bit 4 Register 0x12 (Lane Enable) R/W Bit 7 Bit 6 Bit 5 Bit 4 Submit Documentation Feedback Copyright © 2012, Texas Instruments Incorporated Product Folder Link(s) :SN65LVCP114 23 SN65LVCP114 SLLSEA8 – JANUARY 2012 www.ti.com Table 5. SN65LVCP114 Register Descriptions REGISTER 0x00 BIT SYMBOL FUNCTION DEFAULT Switching logic is controlled by GPIO or I2C: 1 = GPIO control 0 = I2C control 7 SW_GPIO 6 Power down the device: PWRDOWN 0 = Normal operation 1 = Power down 00000000 5 4 3 2 1 0 RSVD For TI use only 7 DIAG Enables Diag Mode: 0 = Disable 1 = Enable 6 LOOP[C] Enables port C loopback: 0 = Disable 1 = Enable 5 LOOP[B] Enables port B loopback: 0 = Disable 1 = Enable 4 LOOP[A] Enables port A loopback: 0 = Disable 1 = Enable 3 SEL[3] Lane 3, port A/port B switch control: 0 = Port A selected 1 = Port B selected 2 SEL[2] Lane 2, port A/port B switch control: 0 = Port A selected 1 = Port B selected 1 SEL[1] Lane 1, port A/port B switch control: 0 = Port A selected 1 = Port B selected 0 SEL[0] Lane 0, port A/port B switch control: 0 = Port A selected 1 = Port B selected 0x01 24 Submit Documentation Feedback 00000000 Copyright © 2012, Texas Instruments Incorporated Product Folder Link(s) :SN65LVCP114 SN65LVCP114 SLLSEA8 – JANUARY 2012 www.ti.com Table 5. SN65LVCP114 Register Descriptions (continued) REGISTER 0x02 0x06 0x0A BIT SYMBOL FUNCTION DEFAULT 7 OUT_DIS0 Disables output lane 0: 0 = Enable 1 = Disable 6 OUT_DIS1 Disables output lane 1: 0 = Enable 1 = Disable 5 OUT_DIS2 Disables output lane 2: 0 = Enable 1 = Disable 4 OUT_DIS3 Disables output lane 3: 0 = Enable 1 = Disable 3 FAST_SW Fast switch: 0 = Idle outputs are disabled (save power) 1 = Idle outputs are squelched (fast switch time) 2 RSVD For TI use only 0 DIS_AGC AGC loop: 0 = Enable 1 = Disable 7 IN_OFF Power down input stages: 0 = Normal 1 = Power down 6 RSVD For TI use only 5 RSVD For TI use only 4 RSVD For TI use only 3 EQ3 EQ3 EQ2 EQ1 EQ0 Peaking in dB 2 EQ2 0 x x x 1.3 1 EQ1 1 0 0 0 2 1 0 0 1 3.6 1 0 1 0 5 1 0 1 1 6.5 1 1 0 0 8.3 1 1 0 1 10 1 1 1 0 11.9 1 1 1 1 13.9 00001100 1 0x03 0x07 0x0B 0 EQ0 00000000 7 6 0x04 0x08 0x0C 5 VOD1 4 VOD0 VOD control [VOD1:VOD0]: 00 = 1200 mV maximum 01 = 600 mV maximum 10 = 1200 mV maximum 11 = 1200 mV maximum 3 00000000 2 1 GAIN1 0 GAIN0 GAIN control [GAIN1:GAIN0]: 00 = 0.5 01 = 1 10 = 0.5 11 = 1 Submit Documentation Feedback Copyright © 2012, Texas Instruments Incorporated Product Folder Link(s) :SN65LVCP114 25 SN65LVCP114 SLLSEA8 – JANUARY 2012 www.ti.com Table 5. SN65LVCP114 Register Descriptions (continued) REGISTER BIT SYMBOL FUNCTION DEFAULT 7 6 5 0x05 0x09 0x0E 4 00000000 3 2 1 0 0x0D 0x0F 7 RSVD For TI use only 6 RSVD For TI use only 5 RSVD For TI use only 4 RSVD For TI use only 3 RSVD For TI use only 2 RSVD For TI use only 1 RSVD For TI use only 0 RSVD For TI use only 7 RSVD For TI use only 6 RSVD For TI use only 5 RSVD For TI use only 4 RSVD For TI use only 3 RSVD For TI use only 2 RSVD For TI use only 1 RSVD For TI use only 0 RSVD For TI use only 7 POL_B[3] Polarity switch of output lane 3 of port B: 0 = Normal 1 = Switched 6 POL_B[2] Polarity switch of output lane 2 of port B: 0 = Normal 1 = Switched 5 POL_B[1] Polarity switch of output lane 1 of port B: 0 = Normal 1 = Switched 4 POL_B[0] Polarity switch of output lane 0 of port B 0 = Normal 1 = Switched 3 POL_A[3] Polarity switch of output lane 3 of port A: 0 = Normal 1 = Switched 2 POL_A[2] Polarity switch of output lane 2 of port A: 0 = Normal 1 = Switched 1 POL_A[1] Polarity switch of output lane 1 of port A: 0 = Normal 1 = Switched 0 POL_A[0] Polarity switch of output lane 0 of port A: 0 = Normal 1 = Switched 0x10 26 Submit Documentation Feedback 00000000 00010001 00000000 Copyright © 2012, Texas Instruments Incorporated Product Folder Link(s) :SN65LVCP114 SN65LVCP114 SLLSEA8 – JANUARY 2012 www.ti.com Table 5. SN65LVCP114 Register Descriptions (continued) REGISTER BIT SYMBOL FUNCTION DEFAULT 7 6 5 4 3 POL_C[3] Polarity switch of output lane 3 of port C: 0 = Normal 1 = Switched 2 POL_C[2] Polarity switch of output lane 2 of port C: 0 = Normal 1 = Switched 1 POL_C[1] Polarity switch of output lane 1 of port C: 0 = Normal 1 = Switched 0 POL_C[0] Polarity switch of output lane 0 of port C: 0 = Normal 1 = Switched 3 LN_EN_3 Lane 3 of ports A, B, and C: 0 = Disable 1 = Enable 2 LN_EN_2 Lane 2 of ports A, B, and C: 0 = Disable 1 = Enable 1 LN_EN_1 Lane 1 of ports A, B, and C: 0 = Disable 1 = Enable 0 LN_EN_0 Lane 0 of ports A, B, and C: 0 = Disable 1 = Enable 0x11 00000000 7 6 5 4 0x12 00001111 Submit Documentation Feedback Copyright © 2012, Texas Instruments Incorporated Product Folder Link(s) :SN65LVCP114 27 PACKAGE OPTION ADDENDUM www.ti.com 2-Feb-2012 PACKAGING INFORMATION Orderable Device SN65LVCP114ZJA Status (1) ACTIVE Package Type Package Drawing NFBGA ZJA Pins Package Qty 167 189 Eco Plan (2) Green (RoHS & no Sb/Br) Lead/ Ball Finish SNAGCU MSL Peak Temp (3) Samples (Requires Login) Level-3-260C-168 HR (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. OBSOLETE: TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. TBD: The Pb-Free/Green conversion plan has not been defined. Pb-Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. Addendum-Page 1 IMPORTANT NOTICE Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI’s terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI’s standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications. TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements. Following are URLs where you can obtain information on other Texas Instruments products and application solutions: Products Applications Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Amplifiers amplifier.ti.com Communications and Telecom www.ti.com/communications Data Converters dataconverter.ti.com Computers and Peripherals www.ti.com/computers DLP® Products www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP dsp.ti.com Energy and Lighting www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical Logic logic.ti.com Security www.ti.com/security Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video RFID www.ti-rfid.com OMAP Mobile Processors www.ti.com/omap Wireless Connectivity www.ti.com/wirelessconnectivity TI E2E Community Home Page e2e.ti.com Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2012, Texas Instruments Incorporated