TI TLV5614Y

www.ti.com
SLAS391A − JULY 2003 − REVISED AUGUST 2003
FEATURES
D Four 12-Bit D/A Converters
D Programmable Settling Time of Either 3 µs or
D
9 µs Typ
TMS320 DSP Family, (Q)SPI, and
Microwire Compatible Serial Interface
Internal Power-On Reset
D
D Low Power Consumption:
APPLICATIONS
D
D
D
D
D
D
Battery Powered Test Instruments
Digital Offset and Gain Adjustment
Industrial Process Controls
Machine and Motion Control Devices
Communications
Arbitrary Waveform Generation
− 8 mW, Slow Mode − 5-V Supply
− 3.6 mW, Slow Mode − 3-V Supply
Reference Input Buffer
WCS PACKAGE
(BOTTOM VIEW)
OUTA OUTB
D
D Voltage Output Range . . . 2× the Reference
Input Voltage
Monotonic Over Temperature
D
D Dual 2.7-V to 5.5-V Supply (Separate Digital
and Analog Supplies)
D Hardware Power Down (10 nA)
D Software Power Down (10 nA)
D Simultaneous Update
REFINAB
14 13
15
AVDD
16
DVDD
1
PD
2
3
LDAC
OUTC OUTD
12
4
DIN
11
10
5
SCLK
REFINCD
9
AGND
8
DGND
7
FS
6
CS
DESCRIPTION
The TLV5614IYE is a quadruple 12-bit voltage output digital-to-analog converter (DAC) with a flexible 4-wire serial
interface. The serial interface allows glueless interface to TMS320, SPI, QSPI, and Microwire serial ports. The TLV5614IYE
is programmed with a 16-bit serial word comprised of a DAC address, individual DAC control bits, and a 12-bit DAC value.
The device has provision for two supplies: one digital supply for the serial interface (via pins DVDD and DGND), and one
for the DACs, reference buffers, and output buffers (via pins AVDD and AGND). Each supply is independent of the other,
and can be any value between 2.7 V and 5.5 V. The dual supplies allow a typical application where the DAC is controlled
via a microprocessor operating on a 3 V supply (also used on pins DVDD and DGND), with the DACs operating on a 5 V
supply. Of course, the digital and analog supplies can be tied together.
The resistor string output voltage is buffered by a x2 gain rail-to-rail output buffer. The buffer features a Class AB output
stage to improve stability and reduce settling time. A rail-to-rail output stage and a power-down mode makes it ideal for
single voltage, battery based applications. The settling time of the DAC is programmable to allow the designer to optimize
speed versus power dissipation. The settling time is chosen by the control bits within the 16-bit serial input string. A
high-impedance buffer is integrated on the REFINAB and REFINCD terminals to reduce the need for a low source
impedance drive to the terminal. REFINAB and REFINCD allow DACs A and B to have a different reference voltage then
DACs C and D.
The TLV5614IYE is implemented with a CMOS process and is available in a 16-terminal WCS package. The TLV5614IYE
is characterized for operation from −40°C to 85°C in a wire-bonded small outline (SOIC) package.
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments
semiconductor products and disclaimers thereto appears at the end of this data sheet.
TMS320 DSP is a trademark of Texas Instruments.
SPI and QSPI are trademarks of Motorola, Inc.
Microwire is a trademark of National Semiconductor Corporation.
!"#$%&'(!$" !) *+%%,"( ') $# -+./!*'(!$" 0'(, %$0+*()
*$"#$%& ($ )-,*!#!*'(!$") -,% (1, (,%&) $# ,2') ")(%+&,"() )('"0'%0 3'%%'"(4
%$0+*(!$" -%$*,))!"5 0$,) "$( ",*,))'%!/4 !"*/+0, (,)(!"5 $# '// -'%'&,(,%)
Copyright  2003, Texas Instruments Incorporated
www.ti.com
SLAS391A − JULY 2003 − REVISED AUGUST 2003
These devices have limited built-in ESD protection. The device should be placed in conductive foam during storage or handling to
prevent electrostatic damage to the MOS gates.
AVAILABLE OPTIONS
PACKAGE
TA
WCS(1)
(YE)
−40°C to 85°C
TLV5614IYE
(1) Wafer chip scale package. See Figure 17.
FUNCTIONAL BLOCK DIAGRAM
AVDD
REFINAB
15
DVDD
16
1
DAC A
+
_
Power-On
Reset
DIN
4
Serial
Input
Register
14
+
_
14-Bit
Data
and
Control
Register
12
12-Bit
DAC
Latch
2
2-Bit
Control
Data
Latch
14
OUTA
10
2
2
Power-Down/
Speed Control
2
7
FS
SCLK
CS
REFINCD
5
6
DAC Select/
Control
Logic
DAC C
12
DAC D
11
OUTB
OUTC
10
3
9
AGND
2
13
DAC B
2
8
DGND
LDAC
PD
OUTD
www.ti.com
SLAS391A − JULY 2003 − REVISED AUGUST 2003
Terminal Functions
TERMINAL
NAME
NO.
AGND
9
AVDD
CS
16
DGND
8
DIN
4
DVDD
1
I/O
6
DESCRIPTION
Analog ground
Analog supply
I
Chip select. This terminal is active low.
Digital ground
I
Serial data input
Digital supply
7
I
Frame sync input. The falling edge of the frame sync pulse indicates the start of a serial data frame shifted out to the
TLV5614IYE.
2
I
Power down pin. Powers down all DACs (overriding their individual power down settings), and all output stages. This
terminal is active low.
3
I
Load DAC. When the LDAC signal is high, no DAC output updates occur when the input digital data is read into the
serial interface. The DAC outputs are only updated when LDAC is low.
REFINAB
15
I
Voltage reference input for DACs A and B.
REFINCD
10
I
Voltage reference input for DACs C and D.
FS
PD
LDAC
SCLK
5
I
Serial clock input
OUTA
14
O
DACA output
OUTB
13
O
DACB output
OUTC
12
O
DACC output
OUTD
11
O
DACD output
ABSOLUTE MAXIMUM RATINGS
over operating free-air temperature range unless otherwise noted(1)
UNIT
Supply voltage, (DVDD, AVDD to GND)
7V
Supply voltage difference, (AVDD to DVDD)
−2.8 V to 2.8 V
Digital input voltage range
−0.3 V to DVDD + 0.3 V
Reference input voltage range
−0.3 V to AVDD + 0.3 V
Operating free-air temperature range, TA
−40°C to 85°C
(1) Stresses beyond those listed under “absolute maximum ratings” may cause permanent damage to the device. These are stress ratings only, and
functional operation of the device at these or any other conditions beyond those indicated under “recommended operating conditions” is not
implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
RECOMMENDED OPERATING CONDITIONS
Supply voltage, AVDD, DVDD
High-level digital input voltage, VIH
Low-level digital input voltage, VIL
Reference voltage, Vref to REFINAB, REFINCD terminal
MIN
NOM
MAX
5-V supply
4.5
5
5.5
3-V supply
2.7
3
3.3
DVDD = 2.7 V
DVDD = 5.5 V
V
2.4
0
3-V supply(1)
0
0.6
1
2
Load capacitance, CL
Serial clock rate, SCLK
Operating free-air temperature
TLV5614IYE
(1) Voltages greater than AVDD/2 cause output saturation for large DAC codes.
V
2
DVDD = 2.7 V
DVDD = 5.5 V
5-V supply(1)
Load resistance, RL
UNIT
−40
2.048 VDD−1.5
1.024 VDD−1.5
10
V
V
kΩ
100
pF
20
MHz
85
°C
3
www.ti.com
SLAS391A − JULY 2003 − REVISED AUGUST 2003
ELECTRICAL CHARACTERISTICS
over recommended operating free-air temperature range, supply voltages, and reference voltages (unless otherwise noted)
STATIC DAC SPECIFICATIONS
PARAMETER
TEST CONDITIONS
MIN
Resolution
EZS
EG
MAX
UNIT
±4
LSB
bits
Integral nonlinearity (INL), end point adjusted
See Note 1
±1.5
Differential nonlinearity (DNL)
See Note 2
±0.5
Zero scale error (offset error at zero scale)
See Note 3
Zero scale error temperature coefficient
See Note 4
Gain error
See Note 5
Gain error temperature coefficient
See Note 6
Power supply rejection ratio
Full scale
±1
LSB
±12
mV
±0.6
% of FS
voltage
10
Zero scale
PSRR
TYP
12
See Notes 7 and 8
ppm/°C
10
ppm/°C
−80
dB
−80
dB
INDIVIDUAL DAC OUTPUT SPECIFICATIONS
VO
Voltage output range
Output load regulation accuracy
RL = 10 kΩ
0
RL = 2 kΩ vs 10 kΩ
AVDD−0.4
0.1
0.25
V
% of FS
voltage
REFERENCE INPUTS (REFINAB, REFINCD)
VI
RI
Input voltage range
CI
Input capacitance
See Note 9
0
Input resistance
Reference feed through
REFIN = 1 Vpp at 1 kHz + 1.024 V dc
(see Note 10)
Reference input bandwidth
REFIN = 0.2 Vpp + 1.024 V dc
large signal
AVDD−1.5
V
10
MΩ
5
pF
−75
dB
Slow
0.5
Fast
1
MHz
DIGITAL INPUTS (DIN, CS, LDAC, PD
IIH
IIL
High-level digital input current
Low-level digital input current
VI = VDD
VI = 0 V
CI
Input capacitance
POWER SUPPLY
IDD
Power supply current
±1
µA
±1
µA
3
pF
5-V supply, No load,
Clock running,
All inputs 0 V or VDD
Slow
1.6
2.4
Fast
3.8
5.6
3-V supply, No load,
Clock running,
All inputs 0 V or DVDD
Slow
1.2
1.8
Fast
3.2
4.8
mA
mA
Power down supply current (see Figure 12)
10
nA
(1) The relative accuracy or integral nonlinearity (INL) sometimes referred to as linearity error, is the maximum deviation of the output from the line
between zero and full scale excluding the effects of zero code and full-scale errors.
(2) The differential nonlinearity (DNL) sometimes referred to as differential error, is the difference between the measured and ideal
1 LSB amplitude change of any two adjacent codes. Monotonic means the output voltage changes in the same direction (or remains constant)
as a change in the digital input code.
(3) Zero-scale error is the deviation from zero voltage output when the digital input code is zero.
(4) Zero-scale-error temperature coefficient is given by: EZS TC = [EZS (Tmax) − EZS (Tmin)]/Vref × 106/(Tmax − Tmin).
(5) Gain error is the deviation from the ideal output (2 Vref − 1 LSB) with an output load of 10 kΩ excluding the effects of the zero-error.
(6) Gain temperature coefficient is given by: EG TC = [EG(Tmax) − EG (Tmin)]/Vref × 106/(Tmax − Tmin).
(7) Zero-scale-error rejection ratio (EZS−RR) is measured by varying the AVDD from 5 ± 0.5 V and 3 ± 0.3 V dc, and measuring the proportion of
this signal imposed on the zero-code output voltage.
(8) Full-scale rejection ratio (EG-RR) is measured by varying the AVDD from 5 ± 0.5 V and 3 ± 0.3 V dc and measuring the proportion of this signal
imposed on the full-scale output voltage after subtracting the zero scale change.
(9) Reference input voltages greater than VDD/2 cause output saturation for large DAC codes
(10) Reference feedthrough is measured at the DAC output with an input code = 000 hex and a Vref (REFINAB or REFINCD) input = 1.024 Vdc + 1 Vpp
at 1 kHz.
4
www.ti.com
SLAS391A − JULY 2003 − REVISED AUGUST 2003
ELECTRICAL CHARACTERISTICS (CONTINUED)
over recommended operating free-air temperature range, supply voltages, and reference voltages (unless otherwise noted)
ANALOG OUTPUT DYNAMIC PERFORMANCE
PARAMETER
TEST CONDITIONS
MIN
TYP
MAX
5
V/µs
Slow
1
V/µs
SR
Output slew rate
3
5.5
Output settling time
To ± 0.5 LSB, CL = 100 pF,
RL = 10 kΩ, See Notes 1 and 3
Fast
ts
Slow
9
20
Output settling time, code to
code
To ± 0.5 LSB, CL = 100 pF, RL = 10 kΩ,
See Note 2
Fast
1
ts(c)
Slow
2
Glitch energy
Code transition from 7FF to 800
SNR
Signal-to-noise ratio
S/(N+D)
Signal to noise + distortion
THD
Total harmonic distortion
SFDR
Spurious free dynamic
range
UNIT
Fast
CL = 100 pF, RL = 10 kΩ,
VO = 10% to 90%, Vref = 2.048 V, 1024 V
10
µss
µss
nV-sec
74
Sinewave generated by DAC,
Reference voltage = 1.024 at 3 V and 2.048 at 5 V,
fs = 400 KSPS, fOUT = 1.1 kHz sinewave, CL = 100 pF,
RL = 10 kΩ, BW = 20 kHz
66
−68
dB
70
DIGITAL INPUT TIMING REQUIREMENTS
tsu(CS−FS)
tsu(FS−CK)
Setup time, CS low before FS↓
Setup time, FS low before first negative SCLK edge
10
ns
8
ns
tsu(C16−FS)
Setup time, sixteenth negative SCLK edge after FS low on which bit D0 is sampled before
rising edge of FS
10
ns
tsu(C16−CS)
Setup time. The first positive SCLK edge after D0 is sampled before CS rising edge. If FS
is used instead of the SCLK positive edge to update the DAC, then the setup time is
between the FS rising edge and CS rising edge.
10
ns
twH
twL
Pulse duration, SCLK high
25
ns
Pulse duration, SCLK low
25
ns
tsu(D)
th(D)
Setup time, data ready before SCLK falling edge
8
ns
Hold time, data held valid after SCLK falling edge
5
ns
twH(FS)
Pulse duration, FS high
20
ns
(1) Settling time is the time for the output signal to remain within ±0.5 LSB of the final measured value for a digital input code change ofFFF hex to
080 hex for 080 hex to FFF hex.
(2) Settling time is the time for the output signal to remain within ±0.5 LSB of the final measured value for a digital input code change of one count.
(3) Limits are ensured by design and characterization, but are not production tested.
5
www.ti.com
SLAS391A − JULY 2003 − REVISED AUGUST 2003
PARAMETER MEASUREMENT INFORMATION
ÓÓÓÓÓ
ÓÓÓÓÓ
ÓÓÓÓ
ÓÓÓÓ
SCLK
1
2
tsu(D)
DIN
twH
twL
3
4
5
15
16
th(D)
D15
D14
D13
D12
tsu(FS-CK)
D1
D0
tsu(C16-CS)
tsu(CS-FS)
CS
twH(FS)
tsu(C16-FS)
FS
Figure 1. Timing Diagram
6
ÓÓÓ
ÓÓÓ
ÓÓÓÓ
ÓÓÓÓ
www.ti.com
SLAS391A − JULY 2003 − REVISED AUGUST 2003
TYPICAL CHARACTERISTICS
LOAD REGULATION
LOAD REGULATION
0.2
0.35
VDD = 3 V,
Vref = 1 V,
VO = Full Scale
0.18
0.16
0.30
0.25
VO − Output − V
0.14
VO − Output − V
VDD = 5 V,
Vref = 2 V,
VO = Full Scale
3 V Slow Mode, Sink
0.12
0.10
3 V Fast Mode, Sink
0.08
0.06
5 V Slow Mode, Sink
0.20
5 V Fast Mode, Sink
0.15
0.10
0.04
0.05
0.02
0
0
0
0.01 0.02 0.05 0.1
0.2
0.5
0.8
1
2
0
Load Current − mA
Figure 2
0.02 0.04 0.1 0.2 0.4 0.8
Load Current − mA
1
2
4
Figure 3
LOAD REGULATION
LOAD REGULATION
4.01
2.0015
5 V Slow Mode, Source
3 V Slow Mode, Source
2.001
4.005
2.0005
VO − Output − V
VO − Output − V
2.000
4
5 V Fast Mode, Source
3.995
3 V Fast Mode, Source
1.9995
1.999
1.9985
1.998
3.99
VDD = 5 V,
Vref = 2 V,
VO = Full Scale
1.9975
VDD = 3 V,
Vref = 1 V,
VO = Full Scale
1.997
3.985
1.9965
0
0.02 0.04 0.1 0.2 0.4 0.8
Load Current − mA
Figure 4
1
2
4
0
0.01 0.02 0.05 0.1 0.2 0.5
Load Current − mA
0.8
1
2
Figure 5
7
www.ti.com
SLAS391A − JULY 2003 − REVISED AUGUST 2003
SUPPLY CURRENT
vs
TEMPERATURE
SUPPLY CURRENT
vs
TEMPERATURE
4
3.5
I DD − Supply Current − mA
3.5
I DD − Supply Current − mA
4
VDD = 3 V,
Vref = 1.024 V,
VO Full Scale
(Worst Case For IDD)
Fast Mode
3
2.5
2
1.5
1
3
−20
0
20
VDD = 5 V,
Vref = 1.024 V,
VO Full Scale
(Worst Case For IDD)
2.5
2
1.5
Slow Mode
0.5
−40
Fast Mode
Slow Mode
1
40
60
80
0.5
−40
100
−20
T − Temperature − °C
Figure 6
100
TOTAL HARMONIC DISTORTION
vs
FREQUENCY
0
0
Vref = 1 V dc + 1 V p/p Sinewave,
Output Full Scale
−10
THD − Total Harmonic Distortion − dB
THD − Total Harmonic Distortion − dB
80
Figure 7
TOTAL HARMONIC DISTORTION
vs
FREQUENCY
−20
−30
−−40
−50
−60
Fast Mode
−70
−80
0
5
10
20
30
f − Frequency − kHz
Figure 8
8
0
20
40
60
T − Temperature − °C
50
100
Vref = 1 V dc + 1 V p/p Sinewave,
Output Full Scale
−10
−20
−30
−−40
−50
−60
Slow Mode
−70
−80
0
5
10
20
30
f − Frequency − kHz
Figure 9
50
100
www.ti.com
SLAS391A − JULY 2003 − REVISED AUGUST 2003
Vref = 1 V dc + 1 V p/p Sinewave,
Output Full Scale
−10
TOTAL HARMONIC DISTORTION AND NOISE
vs
FREQUENCY
THD − Total Harmonic Distortion And Noise − dB
0
−20
−30
−−40
−50
Fast Mode
−60
−70
0
Vref = 1 V dc + 1 V p/p Sinewave,
Output Full Scale
−10
−20
−30
−−40
−80
−50
Slow Mode
−60
−70
−80
0
5
10
20
30
50
100
0
5
10
f − Frequency − kHz
20
30
50
100
f − Frequency − kHz
Figure 10
Figure 11
SUPPLY CURRENT
vs
TIME
(WHEN ENTERING POWER-DOWN MODE)
4000
3500
I DD − Supply Current − µ A
THD − Total Harmonic Distortion And Noise − dB
TOTAL HARMONIC DISTORTION AND NOISE
vs
FREQUENCY
3000
2500
2000
1500
1000
500
0
0
200
400
600
800
1000
t − Time − ns
Figure 12
9
www.ti.com
SLAS391A − JULY 2003 − REVISED AUGUST 2003
DNL − Differential Nonlinearity − LSB
DIFFERENTIAL NONLINEARITY
0.3
0.25
0.2
0.15
0.1
0.05
0
−0.05
−0.1
−0.15
−0.2
−0.25
−0.3
VCC = 5 V, Vref = 2 V, SCLK = 1 MHz)
0
256 512
768 1024 1280 1536 1792 2048 2304 2560 2816 3072 3328 3584 3840 4096
Digital Code
Figure 13
INL − Integral Nonlinearity − LSB
INTEGRAL NONLINEARITY
1
VCC = 5 V, Vref = 2 V,
SCLK = 1 MHz
0.5
0
−0.5
−1
−1.5
0
256 512
768 1024 1280 1536 1792 2048 2304 2560 2816 3072 3328 3584 3840 4096
Digital Code
Figure 14
10
www.ti.com
SLAS391A − JULY 2003 − REVISED AUGUST 2003
APPLICATION INFORMATION
GENERAL FUNCTION
The TLV5614IYE is a 12-bit single supply DAC based on a resistor string architecture. The device consists of a serial
interface, speed and power down control logic, a reference input buffer, a resistor string, and a rail-to-rail output buffer.
The output voltage (full scale determined by external reference) is given by:
2 REF CODE
[V]
2n
where REF is the reference voltage and CODE is the digital input value within the range of 010 to 2n−1, where n=12
(bits). The 16-bit data word, consisting of control bits and the new DAC value, is illustrated in the data format section.
A power-on reset initially resets the internal latches to a defined state (all bits zero).
SERIAL INTERFACE
Explanation of data transfer: First, the device has to be enabled with CS set to low. Then, a falling edge of FS starts
shifting the data bit-per-bit (starting with the MSB) to the internal register on the falling edges of SCLK. After 16 bits
have been transferred or FS rises, the content of the shift register is moved to the DAC latch, which updates the
voltage output to the new level.
The serial interface of the TLV5614IYE can be used in two basic modes:
D Four wire (with chip select)
D Three wire (without chip select)
Using chip select (four wire mode), it is possible to have more than one device connected to the serial port of the
data source (DSP or microcontroller). The interface is compatible with the TMS320 DSP family. Figure 15 shows
an example with two TLV5614IYEs connected directly to a TMS320 DSP.
TLV5614IYE
CS FS DIN SCLK
TLV5614IYE
CS FS DIN SCLK
TMS320
DSP
XF0
XF1
FSX
DX
CLKX
Figure 15. TMS320 Interface
TMS320 is a trademark of Texas Instruments.
11
www.ti.com
SLAS391A − JULY 2003 − REVISED AUGUST 2003
If there is no need to have more than one device on the serial bus, then CS can be tied low. Figure 16 shows an
example of how to connect the TLV5614IYE to a TMS320, SPI, or Microwire port using only three pins.
TMS320
DSP
TLV5614IYE
FSX
SPI
SS
FS
DIN
SCLK
DX
CLKX
TLV5614IYE
Microwire
I/O
FS
DIN
SCLK
MOSI
SCLK
CS
TLV5614I
YE
FS
DIN
SCLK
SO
SK
CS
CS
Figure 16. Three-Wire Interface
Notes on SPI and Microwire: Before the controller starts the data transfer, the software has to generate a falling edge
on the I/O pin connected to FS. If the word width is 8 bits (SPI and Microwire), two write operations must be performed
to program the TLV5614IYE. After the write operation(s), the DAC output is updated automatically on the next positive
clock edge following the sixteenth falling clock edge.
SERIAL CLOCK FREQUENCY AND UPDATE RATE
The maximum serial clock frequency is given by:
f
SCLKmax
+
t
wH(min)
1
)t
+ 20 MHz
wL(min)
The maximum update rate is:
f
UPDATEmax
+
1
ǒ wH(min) ) twL(min)Ǔ
+ 1.25 MHz
16 t
Note that the maximum update rate is a theoretical value for the serial interface since the settling time of the
TLV5614IYE has to be considered also.
DATA FORMAT
The 16-bit data word for the TLV5614IYE consists of two parts:
D Control bits
(D15 . . . D12)
D New DAC value
(D11 . . . D0)
D15
D14
D13
D12
A1
A0
PWR
SPD
X: don’t care
SPD: Speed control bit.
PWR: Power control bit.
D11
1 → fast mode
1 → power down
D10
D9
D8
D7
D6
D5
D4
D3
D2
D1
D0
New DAC value (12 bits)
0 → slow mode
0 → normal operation
In power-down mode, all amplifiers within the TLV5614IYE are disabled. A particular DAC (A, B, C, D) of the
TLV5614IYE is selected by A1 and A0 within the input word.
12
A1
A0
DAC
0
0
A
0
1
B
1
0
C
1
1
D
www.ti.com
SLAS391A − JULY 2003 − REVISED AUGUST 2003
USING TLV5614IYE, WAFER CHIP SCALE PACKAGE (WCSP)
D TLV5614 DIE qualification was done using a wire-bonded small outline (SOIC) package and includes: steady
state life, thermal shock, ESD, latch-up, and characterization. This qualified device is orderable as TLV5614ID.
D The wafer chip-scale package (WCS), TLV5614IYE, uses the same DIE as TLV5614ID, but is not qualified. WCS
qualification, including board level reliability (BLR), is the responsibility of the customer.
D It is recommended that underfill be used for increased reliability. BLR is application dependent, but may include
test such as: temperature cycling, drop test, key push, bend, vibration, and package shear.
The following WCSP information provides the user of the TLV5614IYE with some general guidelines for board
assembly.
D Melting point of eutectic solder is 183°C.
D Recommended peak reflow temperatures are in the 220°C to 230°C range.
D The use of underfill is required. The use of underfill greatly reduces the risk of thermal mismatch fails.
Underfill is an epoxy/adhesive that may be added during the board assembly process to improve board level/system
level reliability. The process is to dispense the epoxy under the dice after die attach reflow. The epoxy adheres to
the body of the device and to the printed-circuit board. It reduces stress placed upon the solder joints due to the
thermal coefficient of expansion (TCE) mismatch between the board and the component. Underfill material is highly
filled with silica or other fillers to increase an epoxy’s modulus, reduce creep sensitivity, and decrease the material’s
TCE.
The recommendation for peak flow temperatures of 220°C to 230°C is based on general empirical results that indicate
that this temperature range is needed to facilitate good wetting of the solder bump to the substrate or circuit board
pad. Lower peak temperatures may cause nonwets (cold solder joints).
Bottom View
Top View
NOTES:A. All linear dimensions are in millimeters.
B. This drawing is subject to change without notice.
Figure 17. TLV5614IYE Wafer Chip Scale Package
13
www.ti.com
SLAS391A − JULY 2003 − REVISED AUGUST 2003
TLV5614IYE INTERFACED TO TMS320C203 DSP
Hardware Interfacing
Figure 18 shows an example of how to connect the TLV5614IYE to a TMS320C203 DSP. The serial port is configured
in burst mode, with FSX generated by the TMS320C203 to provide the frame sync (FS) input to the TLV5614IYE.
Data is transmitted on the DX line, with the serial clock input on the CLKX line. The general-purpose input/output port
bits IO0 and IO1 are used to generate the chip select (CS) and DAC latch update (LDAC) inputs to the TLV5614IYE.
The active low power down (PD) is pulled high all the time to ensure the DACs are enabled.
TMS320C203
TLV5614IYE
SDIN
DX
SCLK
CLKX
FSX
FS
I/O 0
CS
I/O 1
LDAC
VDD
PD
VOUTA
VOUTB
REF
REFINAB
VOUTC
REFINCD
VOUTD
VSS
Figure 18. TLV5614IYE Interfaced With TMS320C203
Software
The application example outputs a differential in-phase (sine) signal between the VOUTA and VOUTB pins, and its
quadrature (cosine) signal as the differential signal between VOUTC and VOUTD.
The on-chip timer is used to generate interrupts at a fixed frequency. The related interrupt service routine pulses
LDAC low to update all 4 DACs simultaneously, then fetches and writes the next sample to all 4 DACs. The samples
are stored in a look-up table, which describes two full periods of a sine wave.
The synchronous serial port of the DSP is used in burst mode. In this mode, the processor generates an FS pulse
preceding the MSB of every data word. If multiple, contiguous words are transmitted, a violation of the tsu(C16−FS)
timing requirement occurs. To avoid this, the program waits until the transmission of the previous word has been
completed.
;−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−
; Processor: TMS320C203 runnning at 40 MHz
;
; Description:
;
; This program generates a differential in−phase (sine) on (OUTA−OUTB) and it’s quadrature
(cosine) as a differential signal on (OUTC−OUTD).
;
; The DAC codes for the signal samples are stored as a table of 64 12−bit values, describing
; 2 periods of a sine function. A rolling pointer is used to address the table location in
; the first period of this waveform, from which the DAC A samples are read. The samples for
; the other 3 DACs are read at an offset to this rolling pointer
; DAC
Function
Offset from rolling pointer
;
A
sine
0
;
B
inverse sine 16
;
C
cosine
8
;
D
inverse cosine24
;
; The on−chip timer is used to generate interrupts at a fixed rate. The interrupt service
; routine first pulses LDAC low to update all DACs simultaneously with the values which
; were written to them in the previous interrupt. Then all 4 DAC values are fetched and
; written out through the synchronous serial interface. Finally, the rolling pointer is
; incremented to address the next sample, ready for the next interrupt.
;  1998, Texas Instruments Inc.
;−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−
14
www.ti.com
SLAS391A − JULY 2003 − REVISED AUGUST 2003
;−−−−−−−−−−−−−−−−−−−−−−−−−−−−−− I/O and memory mapped regs −−−−−−−−−−−−−−−−−−−−−−−−−−−−−
.include ”regs.asm”
;−−−−−−−jump vectors −−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−
.ps
0h
b
start
b
int1
b
int23
b
timer_isr;
−−−−−−−−−−− variables −−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−
temp
.equ
0060h
r_ptr
.equ
0061h
iosr_stat
.equ
0062h
DACa_ptr
.equ
0063h
DACb_ptr
.equ
0064h
DACc_ptr
.equ
0065h
DACd_ptr
.equ
0066h
;−−−−−−−−−−−constants−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−
; DAC control bits to be OR’ed onto data
; all fast mode
DACa_control .equ
01000h
DACb_control .equ
05000h
DACc_control .equ
09000h
DACd_control .equ
0d000h
;−−−−−−−−−−− tables −−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−
.ds
02000h
sinevals
.word 00800h
.word 0097Ch
.word 00AE9h
.word 00C3Ah
.word 00D61h
.word 00E53h
.word 00F07h
.word 00F76h
.word 00F9Ch
.word 00F76h
.word 00F07h
.word 00E53h
.word 00D61h
.word 00C3Ah
.word 00AE9h
.word 0097Ch
.word 00800h
.word 00684h
.word 00517h
.word 003C6h
.word 0029Fh
.word 001ADh
.word 000F9h
.word 0008Ah
.word 00064h
.word 0008Ah
.word 000F9h
.word 001ADh
.word 0029Fh
.word 003C6h
.word 00517h
.word 00684h
.word 00800h
.word 0097Ch
.word 00AE9h
.word 00C3Ah
.word 00D61h
.word 00E53h
.word 00F07h
.word 00F76h
.word 00F9Ch
.word 00F76h
.word 00F07h
.word 00E53h
.word 00D61h
.word 00C3Ah
.word 00AE9h
15
www.ti.com
SLAS391A − JULY 2003 − REVISED AUGUST 2003
.word
.word
.word
.word
.word
.word
.word
.word
.word
.word
.word
.word
.word
.word
.word
.word
.word
0097Ch
00800h
00684h
00517h
003C6h
0029Fh
001ADh
000F9h
0008Ah
00064h
0008Ah
000F9h
001ADh
0029Fh
003C6h
00517h
00684h
;−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−
; Main Program
;−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−
.ps
1000h
.entry
start
;−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−
; disable interrupts
;−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−
setc
INTM
; disable maskable interrupts
splk
#0ffffh, IFR; clear all interrupts
splk
#0004h, IMR; timer interrupts unmasked
;−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−
; set up the timer
; timer period set by values in PRD and TDDR
; period = (CLKOUT1 period) x (1+PRD) x (1+TDDR)
; examples for TMS320C203 with 40MHz main clock
; Timer rate
TDDR
PRD
; 80 kHz
9
24 (18h)
; 50 kHz
9
39 (27h)
;−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−
prd_val.equ
0018h
tcr_val.equ
0029h
splk
#0000h, temp; clear timer
out
temp, TIM
splk
#prd_val, temp; set PRD
out
temp, PRD
splk
#tcr_val, temp; set TDDR, and TRB=1 for auto−reload
out
temp, TCR
;−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−
; Configure IO0/1 as outputs to be :
; IO0 CS − and set high
; IO1 LDAC
− and set high
;−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−
in
temp, ASPCR; configure as output
lacl
temp
or
#0003h
sacl
temp
out
temp, ASPCR
in
temp, IOSR; set them high
lacl
temp
or
#0003h
sacl
temp
out
temp, IOSR
;−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−
; set up serial port for
; SSPCR.TXM=1
Transmit mode − generate FSX
; SSPCR.MCM=1
Clock mode − internal clock source
; SSPCR.FSM=1
Burst mode
;−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−
splk
#0000Eh, temp
out
temp, SSPCR; reset transmitter
splk
#0002Eh, temp
out
temp,SSPCR
;−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−
16
www.ti.com
SLAS391A − JULY 2003 − REVISED AUGUST 2003
; reset the rolling pointer
;−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−
lacl
#000h
sacl
r_ptr
;−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−
; enable interrupts
;−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−
clrc
INTM
; enable maskable interrupts
;−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−
; loop forever!
;−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−
next
idle
;wait for interrupt
b
next
;−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−
;all else fails stop here
;−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−
done
b
done
;hang there
;−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−
; Interrupt Service Routines
;−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−
int1
ret
; do nothing and return
int23 ret
; do nothing and return
timer_isr:
in
iosr_stat, IOSR; store IOSR value into variable space
lacl
iosr_stat
; load acc with iosr status
and
#0FFFDh
; reset IO1 − LDAC low
sacl
temp
;
out
temp, IOSR;
or
#0002h
; set IO1 − LDAC high
sacl
temp
;
out
temp, IOSR;
and
#0FFFEh
; reset IO0 − CS low
sacl
temp
;
out
temp, IOSR;
lacl
r_ptr
; load rolling pointer to accumulator
add
#sinevals
; add pointer to table start
sacl
DACa_ptr
; to get a pointer for next DAC a sample
add
#08h
; add 8 to get to DAC C pointer
sacl
DACc_ptr
add
#08h
; add 8 to get to DAC B pointer
sacl
DACb_ptr
add
#08h
; add 8 to get to DAC D pointer
sacl
DACd_ptr
mar
*,ar0
; set ar0 as current AR
; DAC A
lar
ar0, DACa_ptr ; ar0 points to DAC a sample
lacl
*
; get DAC a sample into accumulator
or
#DACa_control ; OR in DAC A control bits
sacl
temp
;
out
temp, SDTR; send data
;−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−;
We must wait for transmission to complete before writing next word to the SDTR.;
TLV5614/04 interface does not allow the use of burst mode with the full packet; rate, as
we need a CLKX −ve edge to clock in last bit before FS goes high again,; to allow SPI
compatibility.
;−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−
17
www.ti.com
SLAS391A − JULY 2003 − REVISED AUGUST 2003
rpt
nop
#016h
; wait long enough for this configuration
; of MCLK/CLKOUT1 rate
; DAC B
lar
ar0, dacb_ptr ; ar0 points to DAC a sample
lacl
*
; get DAC a sample into accumulator
or
#DACb_control ; OR in DAC B control bits
sacl
temp
;
out
temp, SDTR; send data
rpt
#016h
; wait long enough for this configuration
nop
; of MCLK/CLKOUT1 rate
; DAC C
lar
lacl
or
sacl
out
rpt
nop
ar0, dacc_ptr ;
*
;
#DACc_control ;
temp
;
temp, SDTR;
#016h
;
;
; DAC D
lar
lacl
or
sacl
out
ar0, dacd_ptr; ar0 points to DAC a sample
*
; get DAC a sample into accumulator
#dacd_control ; OR in DAC D control bits
temp
;
temp, SDTR; send data
lacl
add
and
sacl
rpt
nop
r_ptr
#1h
#001Fh
r_ptr
#016h
;
;
;
;
;
;
; now take CS high again
lacl
iosr_stat
;
or
#0001h
;
sacl
temp
;
out
temp, IOSR;
clrc
intm
;
ret
;
.end
18
ar0 points to dac a sample
get DAC a sample into accumulator
OR in DAC C control bits
send data
wait long enough for this configuration
of MCLK/CLKOUT1 rate
load rolling pointer to accumulator
increment rolling pointer
count 0−31 then wrap back round
store rolling pointer
wait long enough for this configuration
of MCLK/CLKOUT1 rate
load acc with iosr status
set IO0 − CS high
re-enable interrupts
return from interrupt
www.ti.com
SLAS391A − JULY 2003 − REVISED AUGUST 2003
TLV5614IYE INTERFACED TO MCS51 MICROCONTROLLER
Hardware Interfacing
Figure 19 shows an example of how to connect the TLV5614IYE to an MCS51 Microcontroller. The serial DAC input
data and external control signals are sent via I/O Port 3 of the controller. The serial data is sent on the RxD line, with
the serial clock output on the TxD line. Port 3 bits 3, 4, and 5 are configured as outputs to provide the DAC latch update
(LDAC), chip select (CS) and frame sync (FS) signals for the TLV5614IYE. The active low power down pin (PD) of
the TLV5614IYE is pulled high to ensure that the DACs are enabled.
MCS®51
TLV5614IYE
RxD
SDIN
TxD
SCLK
P3.3
LDAC
P3.4
CS
P3.4
FS
VDD
PD
VOUTA
VOUTB
REF
REFINAB
VOUTC
REFINCD
VOUTD
VSS
Figure 19. TLV5614IYE Interfaced With MCS51
Software
The example is the same as for the TMS320C203 in this data sheet, but adapted for a MCS51 controller. It
generates a differential in-phase (sine) signal between the VOUTA and VOUTB pins, and its quadrature (cosine)
signal is the differential signal between VOUTC and VOUTD.
The on-chip timer is used to generate interrupts at a fixed frequency. The related interrupt service routine pulses
LDAC low to update all 4 DACs simultaneously, then fetches and writes the next sample to all 4 DACs. The samples
are stored as a look-up table, which describes one full period of a sine wave.
The serial port of the controller is used in Mode 0, which transmits 8 bits of data on RxD, accompanied by a
synchronous clock on TxD. Two writes concatenated together are required to write a complete word to the
TLV5614IYE. The CS and FS signals are provided in the required fashion through control of IO port 3, which has
bit addressable outputs.
;−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−
−−−−−−−−−−−−−−
; Processor: 80C51
;
; Description:
;
; This program generates a differential in-phase
(sine) on (OUTA−OUTB) ; and it’s quadrature (cosine)
as a differential signal on (OUTC−OUTD).
;
;  1998, Texas Instruments Inc.
;−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−
NAME
GENIQ
MAIN
SEGMENT
CODE
ISR
SEGMENT
CODE
SINTBL SEGMENT
CODE
VAR1
SEGMENT
DATA
STACK SEGMENT
IDATA
;−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−
; Code start at address 0, jump to start
;−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−
CSEG AT
0
LJMP
start
; Execution starts at address 0 on power−up.
;−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−
19
www.ti.com
SLAS391A − JULY 2003 − REVISED AUGUST 2003
; Code in the timer0 interrupt vector
;−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−
CSEG AT
0BH
LJMP
timer0isr
; Jump vector for timer 0 interrupt is 000Bh
;−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−
; Global variables need space allocated
;−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−
RSEG
VAR1
temp_ptr:
DS
1
rolling_ptr: DS
1
;−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−
; Interrupt service routine for timer 0 interrupts
;−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−
RSEG
ISR
timer0isr:
PUSH
PSW
PUSH
ACC
CLR
INT1
; pulse LDAC low
SETB
INT1
; to latch all 4 previous values at the same time
; 1st thing done in timer isr => fixed period
CLR
T0
; set CS low
;
;
;
;
The signal to be output on each DAC is a sine function. One cycle of a sine wave is
held in a table @ sinevals as 32 samples of msb, lsb pairs (64 bytes).
We have ; one pointer which rolls round this table, rolling_ptr incrementing by
2 bytes (1 sample) on each interrupt (at the end of this routine).
; The DAC samples are read at an offset to this rolling pointer:
; DAC Function Offset from rolling_ptr
; A
sine
0
; B
inverse sine 32
; C
cosine
16
; D
inverse cosine48
MOV
DPTR,#sinevals; set DPTR to the start of the table of sine signal values
MOV
R7,rolling_ptr; R7 holds the pointer into the sine table
MOV
A,R7
; get DAC A msb
MOVC
A,@A+DPTR
; msb of DAC A is in the ACC
CLR
MOV
T1
SBUF,A
INC
R7
MOV
A,R7
MOVC
A,@A+DPTR
A_MSB_TX:
JNB
TI,A_MSB_TX
CLR
TI
MOV
SBUF,A
; transmit it − set FS low
; send it out the serial port
; increment the pointer in R7
; to get the next byte from the table
; which is the lsb of this sample, now in ACC
; wait for transmit to complete
; clear for new transmit
; and send out the lsb of DAC A
; DAC C next
; DAC C codes should be taken from 16 bytes (8 samples) further on
; in the sine table − this gives a cosine function
MOV
A,R7
; pointer in R7
ADD
A,#0FH
; add 15 − already done one INC
ANL
A,#03FH
; wrap back round to 0 if > 64
MOV
R7,A
; pointer back in R7
MOVC
ORL
A_LSB_TX:
JNB
SETB
CLR T1
CLR
MOV
INC
MOV
MOVC
C_MSB_TX:
JNB
CLR
MOV
20
A,@A+DPTR
A,#01H
; get DAC C msb from the table
; set control bits to DAC C address
TI,A_LSB_TX
T1
; wait for DAC A lsb transmit to complete
; toggle FS
TI
SBUF,A
R7
A,R7
A,@A+DPTR
;
;
;
;
;
TI,C_MSB_TX
TI
SBUF,A
; wait for transmit to complete
; clear for new transmit
; and send out the lsb of DAC C
clear for new transmit
and send out the msb of DAC C
increment the pointer in R7
to get the next byte from the table
which is the lsb of this sample, now in ACC
www.ti.com
SLAS391A − JULY 2003 − REVISED AUGUST 2003
; DAC B next
; DAC B codes should be taken from 16 bytes (8 samples) further on
; in the sine table − this gives an inverted sine function
MOV
A,R7
; pointer in R7
ADD
A,#0FH
; add 15 − already done one INC
ANL
A,#03FH
; wrap back round to 0 if > 64
MOV
R7,A
; pointer back in R7
MOVC
ORL
C_LSB_TX:
JNB
SETB
CLR
CLR
MOV
A,@A+DPTR
A,#02H
; get DAC B msb from the table
; set control bits to DAC B address
TI,C_LSB_TX
T1
T1
TI
SBUF,A
; wait for DAC C lsb transmit to complete
; toggle FS
; get DAC B LSB
INC
R7
MOV
A,R7
MOVC
A,@A+DPTR
B_MSB_TX:
JNB
TI,B_MSB_TX
CLR
TI
MOV
SBUF,A
; clear for new transmit
; and send out the msb of DAC B
; increment the pointer in R7
; to get the next byte from the table
; which is the lsb of this sample, now in ACC
; wait for transmit to complete
; clear for new transmit
; and send out the lsb of DAC B
; DAC D next
; DAC D codes should be taken from 16 bytes (8 samples) further on
; in the sine table − this gives an inverted cosine function
MOV
A,R7
; pointer in R7
ADD
A,#0FH
; add 15 − already done one INC
ANL
A,#03FH
; wrap back round to 0 if > 64
MOV
R7,A
; pointer back in R7
MOVC
A,@A+DPTR
; get DAC D msb from the table
ORL
A,#03H
; set control bits to DAC D address
B_LSB_TX:
JNB
TI,B_LSB_TX ;
SETB
T1
;
CLR
T1
CLR
TI ; clear for
MOV
SBUF,A
;
INC
MOV
MOVC
D_MSB_TX:
JNB
CLR
MOV
wait for DAC B lsb transmit to complete
toggle FS
new transmit
and send out the msb of DAC D
R7
A,R7
A,@A+DPTR
; increment the pointer in R7
; to get the next byte from the table
; which is the lsb of this sample, now in ACC
TI,D_MSB_TX
TI
SBUF,A
; wait for transmit to complete
; clear for new transmit
; and send out the lsb of DAC D
; increment the rolling pointer to point to the next sample
; ready for the next interrupt
MOV
A,rolling_ptr
ADD
A,#02H
; add 2 to the rolling pointer
ANL
A,#03FH
; wrap back round to 0 if > 64
MOV
rolling_ptr,A ; store in memory again
D_LSB_TX:
JNB
TI,D_LSB_TX ; wait for DAC D lsb transmit to complete
CLR
TI
; clear for next transmit
SETB
T1
; FS high
SETB
T0
; CS high
POP
ACC
POP
PSW
RETI
;−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−
; Stack needs definition
;−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−
RSEG STACK
DS
10h
; 16 Byte Stack!
21
SLAS391A − JULY 2003 − REVISED AUGUST 2003
;−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−
; Main program code
;−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−
RSEG
MAIN
start:
MOV
SP,#STACK−1 ; first set Stack Pointer
CLR A
MOV
SCON,A
; set serial port 0 to mode 0
MOV
TMOD,#02H
; set timer 0 to mode 2 − auto−reload
MOV
TH0,#038H
; set TH0 for 5kHs interrupts
SETB
INT1
; set LDAC = 1
SETB
T1
; set FS = 1
SETB
T0
; set CS = 1
SETB
ET0
; enable timer 0 interrupts
SETB
EA
; enable all interrupts
MOV
rolling_ptr,A ; set rolling pointer to 0
SETB
TR0
; start timer 0
always:
SJMP
always
; while(1) !
RET
;−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−
; Table of 32 sine wave samples used as DAC data
;−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−−
RSEG
SINTBL
sinevals:
DW
01000H
DW
0903EH
DW
05097H
DW
0305CH
DW
0B086H
DW
070CAH
DW
0F0E0H
DW
0F06EH
DW
0F039H
DW
0F06EH
DW
0F0E0H
DW
070CAH
DW
0B086H
DW
0305CH
DW
05097H
DW
0903EH
DW
01000H
DW
06021H
DW
0A0E8H
DW
0C063H
DW
040F9H
DW
080B5H
DW
0009FH
DW
00051H
DW
00026H
DW
00051H
DW
0009FH
DW
080B5H
DW
040F9H
DW
0C063H
DW
0A0E8H
DW 06021H
END
22
www.ti.com
PACKAGE OPTION ADDENDUM
www.ti.com
17-Aug-2012
PACKAGING INFORMATION
Orderable Device
TLV5614IYE
Status
(1)
ACTIVE
Package Type Package
Drawing
DIESALE
YE
Pins
Package Qty
Eco Plan
16
TBD
(2)
Lead/
Ball Finish
Call TI
MSL Peak Temp
(3)
Samples
(Requires Login)
Call TI
(1)
The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
(2)
Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability
information and additional product content details.
TBD: The Pb-Free/Green conversion plan has not been defined.
Pb-Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that
lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.
Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between
the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.
Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight
in homogeneous material)
(3)
MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information
provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and
continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals.
TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.
In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.
Addendum-Page 1
IMPORTANT NOTICE
Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other
changes to its semiconductor products and services per JESD46C and to discontinue any product or service per JESD48B. Buyers should
obtain the latest relevant information before placing orders and should verify that such information is current and complete. All
semiconductor products (also referred to herein as “components”) are sold subject to TI’s terms and conditions of sale supplied at the time
of order acknowledgment.
TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI’s terms
and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary
to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily
performed.
TI assumes no liability for applications assistance or the design of Buyers’ products. Buyers are responsible for their products and
applications using TI components. To minimize the risks associated with Buyers’ products and applications, Buyers should provide
adequate design and operating safeguards.
TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or
other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information
published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or
endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the
third party, or a license from TI under the patents or other intellectual property of TI.
Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration
and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered
documentation. Information of third parties may be subject to additional restrictions.
Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service
voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice.
TI is not responsible or liable for any such statements.
Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements
concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support
that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which
anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause
harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use
of any TI components in safety-critical applications.
In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI’s goal is to
help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and
requirements. Nonetheless, such components are subject to these terms.
No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties
have executed a special agreement specifically governing such use.
Only those TI components which TI has specifically designated as military grade or “enhanced plastic” are designed and intended for use in
military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components
which have not been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and
regulatory requirements in connection with such use.
TI has specifically designated certain components which meet ISO/TS16949 requirements, mainly for automotive use. Components which
have not been so designated are neither designed nor intended for automotive use; and TI will not be responsible for any failure of such
components to meet such requirements.
Products
Applications
Audio
www.ti.com/audio
Automotive and Transportation www.ti.com/automotive
Amplifiers
amplifier.ti.com
Communications and Telecom www.ti.com/communications
Data Converters
dataconverter.ti.com
Computers and Peripherals
www.ti.com/computers
DLP® Products
www.dlp.com
Consumer Electronics
www.ti.com/consumer-apps
DSP
dsp.ti.com
Energy and Lighting
www.ti.com/energy
Clocks and Timers
www.ti.com/clocks
Industrial
www.ti.com/industrial
Interface
interface.ti.com
Medical
www.ti.com/medical
Logic
logic.ti.com
Security
www.ti.com/security
Power Mgmt
power.ti.com
Space, Avionics and Defense
www.ti.com/space-avionics-defense
Microcontrollers
microcontroller.ti.com
Video and Imaging
www.ti.com/video
RFID
www.ti-rfid.com
OMAP Mobile Processors
www.ti.com/omap
TI E2E Community
e2e.ti.com
Wireless Connectivity
www.ti.com/wirelessconnectivity
Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2012, Texas Instruments Incorporated