HD74CDCV857 2.5-V Phase-lock Loop Clock Driver REJ03D0135–0700Z (Previous ADE-205-335E (Z)) Preliminary Rev.7.00 Oct.09.2003 Description The HD74CDCV857 is a high-performance, low-skew, low-jitter, phase locked loop clock driver. It is specifically designed for use with DDR (Double Data Rate) synchronous DRAMs. Features • • • • • • • • • DDR266 / PC2100-Compliant Supports 60 MHz to 170 MHz operation range Distributes one differential clock input pair to ten differential clock outputs pairs Supports spread spectrum clock requirements meeting the PC100 SDRAM registered DIMM specification External feedback pins (FBIN, FBIN) are used to synchronize the outputs to the clock input Supports 2.5V analog supply voltage (AVCC), and 2.5 V VDDQ No external RC network required Sleep mode detection 48pin TSSOP (Thin Shrink Small Outline Package) Function Table Inputs : Outputs AVCC PWRDWN CLK CLK : Y Y FBOUT FBOUT : PLL GND H L H : L H L H : Bypassed / off *1 GND H H L : H L H L : Bypassed / off *1 X L L H : Z Z Z Z : off X L H L : Z Z Z Z : off 2.5 V H L H : H L H L : on 2.5 V H H L : H L H L : on X 0 MHz 0 MHz : Z Z Z Z : off 2.5 V H: L: X: Z: Note: High level Low level Don’t care High impedance 1. Bypasse mode is used for RENESAS test mode. Rev.7.00, Oct.09.2003, page 1 of 12 HD74CDCV857 Pin Arrangement 48 GND GND 1 Y0 2 47 Y5 Y0 3 46 Y5 V DDQ 4 45 V DDQ Y1 5 44 Y6 Y1 6 43 Y6 GND 7 42 GND GND 8 41 GND Y2 9 40 Y7 Y2 10 39 Y7 V DDQ 11 38 V DDQ V DDQ 12 37 PWRDWN CLK 13 36 FBIN CLK 14 35 FBIN V DDQ 15 34 V DDQ AV CC 16 33 FBOUT AGND 17 32 FBOUT 31 GND GND 18 Y3 19 30 Y8 Y3 20 29 Y8 V DDQ 21 28 V DDQ Y4 22 27 Y9 Y4 23 26 Y9 GND 24 25 GND (Top view) Rev.7.00, Oct.09.2003, page 2 of 12 HD74CDCV857 Pin Function Pin name No. Type Description AGND 17 Ground Analog ground. AGND provides the ground reference for the analog circuitry. AVCC 16 Power Analog power supply. AVCC provides the power reference for the analog circuitry. In addition, AVCC can be used to bypass the PLL for test purposes. When AVCC is strapped to ground, PLL is bypassed and CLK is buffered directly to the device outputs. This bypass mode is used for RENESAS test. CLK, CLK 13, 14 I Clock input. CLK provides the clock signal to be distributed by the HD74CDCV857 clock driver. CLK is used to provide the reference signal to the integrated PLL that generates the clock output signals. CLK must have a fixed frequency and fixed phase for the PLL to obtain phase lock. Once the circuit is powered up and a valid CLK signal is applied, a stabilization time is required for the PLL to phase lock the feedback signal to its reference signal. Differential input FBIN, FBIN 35, 36 I Differential input FBOUT, FBOUT 32, 33 O Differential output Feedback input. FBIN provides the feedback signal to the internal PLL. FBIN must be hard-wired to FBOUT to complete the PLL. The integrated PLL synchronizes CLK and FBIN so that there is nominally zero phase error between CLK and FBIN. Feedback output. FBOUT is dedicated for external feedback. It switches at the same frequency as CLK. When externally wired to FBIN, FBOUT completes the feedback loop of the PLL. PWRDWN 37 I Output bank enable. PWRDWN is the output enable for all outputs. When PWRDWN is low, VCO will stop and all outputs are disabled to a high impedance state. When PWRDWN will be returned high, PLL will re-synchroniz to CLK frequency and all outputs are enabled. GND 1, 7, 8, 18, 24, 25, 31, 41, 42, 48 Ground Ground VDDQ 4, 11, 12, 15, 21, 28, 34, 38, 45 Power Power supply Y 3, 5, 10, 20, O 22, 27, 29, Differential output 39, 44, 46 Clock outputs. These outputs provide low-skew copies of CLK. Y 2, 6, 9, 19, 23, 26, 30, 40, 43, 47 Clock outputs. These outputs provide low-skew copies of CLK. O Differential output Rev.7.00, Oct.09.2003, page 3 of 12 HD74CDCV857 Logic Diagram PWRDWN AVCC CLK CLK 37 16 Powerdown and Test Logic 13 14 PLL FBIN FBIN 36 35 Note: All inputs and outputs are associated with VDDQ = 2.5 V. Rev.7.00, Oct.09.2003, page 4 of 12 3 2 Y0 5 6 Y1 10 9 Y2 20 19 Y3 22 23 Y4 46 47 Y5 44 43 Y6 39 40 Y7 29 30 Y8 27 26 Y9 32 33 FBOUT Y0 Y1 Y2 Y3 Y4 Y5 Y6 Y7 Y8 Y9 FBOUT HD74CDCV857 Absolute Maximum Ratings Item Symbol Ratings Supply voltage VDDQ, ACC –0.5 to 3.6 V Input voltage VI –0.5 to VDDQ+0.5 V Output voltage *1 VO –0.5 to VDDQ +0.5 V Input clamp current IIK –50 mA VI < 0 Output clamp current IOK –50 mA VO < 0 Continuous output current IO ±50 mA VO = 0 to VDDQ Supply current through each VDDQ or GND IVDDQ or IGND ±100 mA Maximum power dissipation at Ta = 55°C (in still air) 0.7 W –65 to +150 °C Storage temperature Notes: Tstg Unit Conditions Stresses beyond those listed under “absolute maximum ratings” may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under “recommended operating conditions” is not implied. Exposure to absolute maximum rated conditions for extended periods may affect device reliability. 1. The input and output negative voltage ratings may be exceeded if the input and output clamp current ratings are observed. Rev.7.00, Oct.09.2003, page 5 of 12 HD74CDCV857 Recommended Operating Conditions Item Symbol Min Typ Max Unit Conditions Supply voltage AVCC 2.3 2.5 2.7 V Output supply voltage VDDQ 2.3 2.5 2.7 V –0.3 — VDDQ+0.3 V All pins DC input signal voltage *1 High level input voltage VIHG 1.7 — VDDQ+0.3 V PWRDWN input pin Low level input voltage VILG –0.3 — 0.7 PWRDWN input pin Differential input signal voltage VID 0.36 — VDDQ+0.6 V Differential cross point voltage *2 VIX VOX *3 0.5×VDDQ –0.20 — 0.5×VDDQ +0.20 V Output current IOH — — –12 mA IOL — — 12 Input slew rate SR 1 — 4 V/ns 20% – 80% Operating temperature Ta 0 — 70 °C Notes: V Inputs pins must be prevent from floating. Feedback inputs (FBIN, FBIN) may float when the device is in low power mode. 1. DC input signal voltage specifies the allowable dc execution of differential input. 2. Differential cross point voltage is expected to track variations of VDDQ and is the voltage at which the differential signals must be crossing. (See figure1) 3. Guaranteed by design, not 100% tested in production. CLK VID CLK Crossing point Figure 1 Differential input levels Rev.7.00, Oct.09.2003, page 6 of 12 HD74CDCV857 Electrical Characteristics Item Symbol Min Typ *1 Max Unit Test Conditions Input clamp CLK, CLK VIK voltage FBIN, FBIN, G — — –1.2 V II = –18 mA, VDDQ = 2.3 V Output voltage VDDQ– 0.2 — — V IOH = –100 µA, VDDQ = 2.3 to 2.7 V 1.7 — — IOH = –12 mA, VDDQ = 2.3 V — — 0.2 IOL = 100 µA, VDDQ = 2.3 to 2.7 V — — 0.6 IOL = 12 mA, VDDQ = 2.3 V VOH VOL Input current II — — ±10 µA VI = 0 V to 2.7 V, VDDQ = 2.7 V Input capacitance CI 2.5 — 3.5 pF CLK and CLK, FBIN and FBIN Delta input capacitance CDI –0.25 — 0.25 pF CLK and CLK, FBIN and FBIN Supply current DICC — 250 300 mA AICC — 9 12 f = 170 MHz, VDDQ = AVCC = 2.7 V, All Yx, Yx pin = open ICCpd — — 100 Supply current in power down mode Note: µA 1. For conditions shown as Min or Max, use the appropriate value specified under recommended operating conditions. Rev.7.00, Oct.09.2003, page 7 of 12 HD74CDCV857 Switching Characteristics Item Symbol Min Typ Max Unit Test Conditions Notes Period jitter tPER –75 — 75 ps See figure 6, 9 7, 8 Half period jitter tHPER –100 — 100 ps See figure 7, 9 8, 10 Cycle to cycle jitter tCC –75 — 75 ps See figure 5, 9 10 Static phase offset tSPE –75 — 75 ps See figure 3, 9 4, 5, 9, 10 Output clock skew tsk — — 100 ps See figure 4, 9 Operating clock frequency fCLK(O) 60 — 200 MHz See figure 9 1, 2 Application clock frequency fCLK(A) 95 133 170 MHz See figure 9 1, 3 Slew rate tSL 1.0 — 2.0 V/ns See figure 9 20% – 80% PLL stabilization time tSTAB — — 0.1 ms 6, 10 See figure 9 Notes: 1. The PLL must be able to handle spread spectrum induced skew (the specification for this frequency modulation can be found in the latest Intel PC100 Registered DIMM specification) 2. Operating clock frequency indicates a range over which the PLL must be able to lock, but in which it is not required to meet the other timing parameters. 3. Application clock frequency indicates a range over which the PLL must meet all timing parameters. 4 Assumes equal wire length and loading on the clock output and feedback path. 5. Static phase offset does not include jitter. 6. Stabilization time is the time required for the integrated PLL circuit to obtain phase lock of its feedback signal to its reference signal after power up. 7. Period jitter defines the largest variation in clock period, around anominal clock period. 8. Period jitter and half period jitter are independent from each other. 9. Conditions at VDDQ = 2.5 V, Ta = 25°C. 10. Guaranteed by design, not 100% tested in production. Rev.7.00, Oct.09.2003, page 8 of 12 HD74CDCV857 Differential clock outputs are directly terminated by a 120 Ω resistor. Figure 2 is typical usage conditions of outputs load. V DDQ V DDQ Device under OUT test RT = 120 Ω C = 14 pF OUT C = 14 pF Figure 2 Differential signal using direct termination resistor CLKIN CLKIN FBIN FBIN tSPE Figure 3 Static phase offset FBOUT FBOUT Yx Yx tsk Yx Yx Yx' Yx' tsk Figure 4 Output skew Rev.7.00, Oct.09.2003, page 9 of 12 HD74CDCV857 Yx, FBOUT Yx, FBOUT t cycle n t cycle n+1 t cc = t cycle n - t cycle n+1 Figure 5 Cycle to cycle jitter Yx, FBOUT Yx, FBOUT t cycle n Yx, FBOUT Yx, FBOUT 1 fo t PER = t cycle n - 1 fo Figure 6 Period jitter Yx, FBOUT Yx, FBOUT t half period n t half period n+1 Yx, FBOUT Yx, FBOUT 1 fo t HPER = t half period n - 1 2*fo Figure 7 Half period jitter Rev.7.00, Oct.09.2003, page 10 of 12 HD74CDCV857 Yx, FBOUT Yx, FBOUT t half cycle n+1 t half cycle n t HCC = t half cycle n - t half cycle n+1 Figure 8 Half cycle to cycle jitter V DDQ V DDQ /2 AVCC AVCC /2 Device under OUT test OUT AGND GND Z = 60 Ω Z = 60 Ω -VDDQ /2 V DDQ V DDQ AVCC AV CC Device under OUT test Oscillo scope RT = 10 Ω C= 14 pF -VDDQ /2 RT = 10 Ω C= 14 pF -VDDQ /2 Z = 60 Ω Z = 60 Ω AGND GND Figure 9 Output load test circuit Rev.7.00, Oct.09.2003, page 11 of 12 RT = 50 Ω Z = 50 Ω RT = 50 Ω RT = 120 Ω OUT Z = 50 Ω C= 14 pF C= 14 pF HD74CDCV857 Package Dimensions As of January, 2002 12.5 12.7 Max Unit: mm 25 6.10 48 1 *0.19 ± 0.05 0.50 24 0.08 M 1.0 8.10 ± 0.20 0.65 Max *Pd plating Rev.7.00, Oct.09.2003, page 12 of 12 0.10 ± 0.05 0.10 *0.15 ± 0.05 1.20 Max 0˚ – 8˚ 0.50 ± 0.1 Package Code JEDEC JEITA Mass (reference value) TTP–48DBV — — 0.20 g Sales Strategic Planning Div. Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan Keep safety first in your circuit designs! 1. Renesas Technology Corp. puts the maximum effort into making semiconductor products better and more reliable, but there is always the possibility that trouble may occur with them. Trouble with semiconductors may lead to personal injury, fire or property damage. Remember to give due consideration to safety when making your circuit designs, with appropriate measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of nonflammable material or (iii) prevention against any malfunction or mishap. Notes regarding these materials 1. These materials are intended as a reference to assist our customers in the selection of the Renesas Technology Corp. product best suited to the customer's application; they do not convey any license under any intellectual property rights, or any other rights, belonging to Renesas Technology Corp. or a third party. 2. Renesas Technology Corp. assumes no responsibility for any damage, or infringement of any third-party's rights, originating in the use of any product data, diagrams, charts, programs, algorithms, or circuit application examples contained in these materials. 3. All information contained in these materials, including product data, diagrams, charts, programs and algorithms represents information on products at the time of publication of these materials, and are subject to change by Renesas Technology Corp. without notice due to product improvements or other reasons. It is therefore recommended that customers contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor for the latest product information before purchasing a product listed herein. The information described here may contain technical inaccuracies or typographical errors. Renesas Technology Corp. assumes no responsibility for any damage, liability, or other loss rising from these inaccuracies or errors. Please also pay attention to information published by Renesas Technology Corp. by various means, including the Renesas Technology Corp. Semiconductor home page (http://www.renesas.com). 4. When using any or all of the information contained in these materials, including product data, diagrams, charts, programs, and algorithms, please be sure to evaluate all information as a total system before making a final decision on the applicability of the information and products. Renesas Technology Corp. assumes no responsibility for any damage, liability or other loss resulting from the information contained herein. 5. Renesas Technology Corp. semiconductors are not designed or manufactured for use in a device or system that is used under circumstances in which human life is potentially at stake. Please contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor when considering the use of a product contained herein for any specific purposes, such as apparatus or systems for transportation, vehicular, medical, aerospace, nuclear, or undersea repeater use. 6. The prior written approval of Renesas Technology Corp. is necessary to reprint or reproduce in whole or in part these materials. 7. If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the approved destination. Any diversion or reexport contrary to the export control laws and regulations of Japan and/or the country of destination is prohibited. 8. Please contact Renesas Technology Corp. for further details on these materials or the products contained therein. http://www.renesas.com RENESAS SALES OFFICES Renesas Technology America, Inc. 450 Holger Way, San Jose, CA 95134-1368, U.S.A Tel: <1> (408) 382-7500 Fax: <1> (408) 382-7501 Renesas Technology Europe Limited. Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, United Kingdom Tel: <44> (1628) 585 100, Fax: <44> (1628) 585 900 Renesas Technology Europe GmbH Dornacher Str. 3, D-85622 Feldkirchen, Germany Tel: <49> (89) 380 70 0, Fax: <49> (89) 929 30 11 Renesas Technology Hong Kong Ltd. 7/F., North Tower, World Finance Centre, Harbour City, Canton Road, Hong Kong Tel: <852> 2265-6688, Fax: <852> 2375-6836 Renesas Technology Taiwan Co., Ltd. FL 10, #99, Fu-Hsing N. Rd., Taipei, Taiwan Tel: <886> (2) 2715-2888, Fax: <886> (2) 2713-2999 Renesas Technology (Shanghai) Co., Ltd. 26/F., Ruijin Building, No.205 Maoming Road (S), Shanghai 200020, China Tel: <86> (21) 6472-1001, Fax: <86> (21) 6415-2952 Renesas Technology Singapore Pte. Ltd. 1, Harbour Front Avenue, #06-10, Keppel Bay Tower, Singapore 098632 Tel: <65> 6213-0200, Fax: <65> 6278-8001 © 2003. Renesas Technology Corp., All rights reserved. Printed in Japan. Colophon 1.0