EL7156 ® Data Sheet September 22, 2003 FN7280.1 High Performance Pin Driver Features The EL7156 high performance pin driver with 3-state is suited to many ATE and level-shifting applications. The 3.5A peak drive capability makes this part an excellent choice when driving high capacitance loads. • Clocking speeds up to 40MHz The output pin OUT is connected to input pins VH or VL respectively, depending on the status of the IN pin. When the OE pin is active low, the output is placed in the 3-state mode. The isolation of the output FETs from the power supplies enables VH and VL to be set independently, enabling levelshifting to be implemented. Related to the EL7155, the EL7156 adds a lower supply pin VS- and makes VL an isolated and independent input. This feature adds applications flexibility and improves switching response due to the increased enhancement of the output FETs. • 3.5pF typical input capacitance This pin driver has improved performance over existing pin drivers. It is specifically designed to operate at voltages down to 0V across the switch elements while maintaining good speed and on-resistance characteristics. • Level shifting Available in the 8-pin SO and 8-pin PDIP packages, the EL7156 is specified for operation over the full -40°C to +85°C temperature range. Pinout EL7156 (8-PIN PDIP, SO) TOP VIEW VS+ 1 OE 2 IN 3 8 VH L O G I C • 15ns tr/tf at 2000pF CLOAD • 0.5ns rise and fall times mismatch • 0.5ns TON-TOFF prop delay mismatch • 3.5A peak drive • Low on resistance of 3.5Ω • High capacitive drive capability • Operates from 4.5V to 18V Applications • ATE/burn-in testers • IGBT drivers • CCD drivers Ordering Information PART NUMBER PACKAGE TAPE & REEL PKG. DWG. # EL7156CN 8-Pin PDIP - MDP0031 EL7156CS 8-Pin SO - MDP0027 EL7156CS-T7 8-Pin SO 7” MDP0027 EL7156CS-T13 8-Pin SO 13” MDP0027 7 OUT 6 VL 5 VS- GND 4 1 CAUTION: These devices are sensitive to electrostatic discharge; follow proper IC Handling Procedures. 1-888-INTERSIL or 321-724-7143 | Intersil (and design) is a registered trademark of Intersil Americas Inc. Copyright © Intersil Americas Inc. 2003. All Rights Reserved. Elantec is a registered trademark of Elantec Semiconductor, Inc. All other trademarks mentioned are the property of their respective owners. EL7156 Absolute Maximum Ratings (TA = 25°C) Supply Voltage (VS+ to VS-) . . . . . . . . . . . . . . . . . . . . . . . . . . .+18V Input Voltage . . . . . . . . . . . . . . . . . . . . . . . . . . . VS- -0.3V, VS +0.3V Continuous Output Current . . . . . . . . . . . . . . . . . . . . . . . . . . 200mA Storage Temperature Range . . . . . . . . . . . . . . . . . .-65°C to +150°C Ambient Operating Temperature . . . . . . . . . . . . . . . .-40°C to +85°C Operating Junction Temperature . . . . . . . . . . . . . . . . . . . . . . . 125°C Power Dissipation . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . see curves CAUTION: Stresses above those listed in “Absolute Maximum Ratings” may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. IMPORTANT NOTE: All parameters having Min/Max specifications are guaranteed. Typical values are for information purposes only. Unless otherwise noted, all tests are at the specified temperature and are pulsed tests, therefore: TJ = TC = TA Electrical Specifications PARAMETER VS+ = +15V, VH = +15V, VL = 0V, VS- = 0V, TA = 25°C, unless otherwise specified. DESCRIPTION CONDITION MIN TYP MAX UNIT INPUT VIH Logic ‘1’ Input Voltage IIH Logic ‘1’ Input Current VIL Logic ‘0’ Input Voltage IIL Logic ‘0’ Input Current CIN Input Capacitance 3.5 pF RIN Input Resistance 50 MΩ 2.4 VIH = VS+ V 0.1 VIL = 0V 0.1 10 µA 0.8 V 10 µA OUTPUT ROVH ON Resistance VH to OUT IOUT = -200 mA 2.7 4.5 Ω ROVL ON Resistance VL to OUT IOUT = +200 mA 3.5 5.5 Ω IOUT Output Leakage Current OE = 0V, OUT = VH/VL 0.1 10 µA IPK Peak Output Current (linear resistive operation) Source 3.5 A Sink 3.5 A Continuous Output Current Source/Sink IS Power Supply Current Inputs = VS+ 1.3 3 mA IVH Off Leakage at VH and VL VH, VL = 0V 4 10 µA IDC 200 mA POWER SUPPLY SWITCHING CHARACTERISTICS tR Rise Time CL = 2000pF 14.5 ns tF Fall Time CL = 2000pF 15 ns tRF∆ tR, tF Mismatch CL = 2000pF 0.5 ns tD-1 Turn-Off Delay Time CL = 2000pF 9.5 ns tD-2 Turn-On Delay Time CL = 2000pF 10 ns tD∆ tD-1-tD-2 Mismatch CL = 2000pF 0.5 ns tD-3 3-state Delay Enable 10 ns tD-4 3-state Delay Disable 10 ns 2 EL7156 Electrical Specifications PARAMETER VS+ = +5V, VH = +5V, VL = -5V, VS- = -5V, TA = 25°C, unless otherwise specified DESCRIPTION CONDITION MIN TYP MAX UNIT INPUT VIH Logic ‘1’ Input Voltage IIH Logic ‘1’ Input Current VIL Logic ‘0’ Input Voltage IIL Logic ‘0’ Input Current CIN Input Capacitance 3.5 pF RIN Input Resistance 50 MΩ 2.0 VIH = VS+ V 0.1 VIL = 0V 0.1 10 µA 0.8 V 10 µA OUTPUT ROVH ON Resistance VH to OUT IOUT = -200mA 3.4 5 Ω ROVL ON Resistance VL to OUT IOUT = +200mA 4 6 Ω IOUT Output Leakage Current OE = 0V, OUT = VH/VL 0.1 10 µA IPK Peak Output Current (linear resistive operation) Source 3.5 A Sink 3.5 A Continuous Output Current Source/Sink IS Power Supply Current Inputs = VS+ 1 2.5 mA VH Off Leakage at VH and VL VH, VL = 0V 4 10 µA IDC 200 mA POWER SUPPLY SWITCHING CHARACTERISTICS tR Rise Time CL = 2000pF 17 ns tF Fall Time CL = 2000pF 17 ns tRF∆ tR, tF Mismatch CL = 2000pF 0 ns tD-1 Turn-Off Delay Time CL = 2000pF 11.5 ns tD-2 Turn-On Delay Time CL = 2000pF 12 ns tD∆ tD-1-tD-2 Mismatch CL = 2000pF 0.5 ns tD-3 3-state Delay Enable 10 ns tD-4 3-state Delay Disable 10 ns 3 EL7156 Typical Performance Curves JEDEC JESD51-3 LOW EFFECTIVE THERMAL CONDUCTIVITY TEST BOARD T=25°C 1.8 Max TJ=125°C PDIP8 HIGH THRESHOLD θJA=100°C/W 0.8 0.6 INPUT VOLTAGE (V) POWER DISSIPATION (W) 1 SO8 0.4 θJA=160°C/W 1.6 HYSTERESIS 1.4 1.2 LOW THRESHOLD 0.2 0 1.0 0 25 50 75 85 100 125 150 5 10 AMBIENT TEMPERATURE (°C) FIGURE 1. PACKAGE POWER DISSIPATION vs AMBIENT TEMPERATURE FIGURE 2. INPUT THRESHOLD vs SUPPLY VOLTAGE T=25°C 6 2.0 IOUT=200mA, T=25°C, VS+=VH, VS-=VL=0V VOUT-VL 5 1.6 “ON” RESISTANCE (Ω) SUPPLY CURRENT (mA) 15 SUPPLY VOLTAGE (V) 1.2 ALL INPUTS = GND 0.8 0.4 4 VOUT-VH 3 2 1 ALL INPUTS = VS+ 0 0 10 5 5 15 7.5 10 12.5 15 SUPPLY VOLTAGE (V) SUPPLY VOLTAGE (V) FIGURE 4. “ON” RESISTANCE vs SUPPLY VOLTAGE FIGURE 3. QUIESCENT SUPPLY CURRENT vs SUPPLY VOLTAGE CL=2000pF, T=25°C 20 30 CL=2000pF, VS+=15V RISE/FALL TIME (ns) RISE/FALL TIME (ns) 18 25 tR 20 tI tF 15 16 14 tR 12 tR 10 5 tF 10 15 SUPPLY VOLTAGE (V) FIGURE 5. RISE/FALL TIME vs SUPPLY VOLTAGE 4 10 -50 0 50 100 150 TEMPERATURE (°C) FIGURE 6. RISE/FALL TIME vs TEMPERATURE EL7156 Typical Performance Curves CL=2000pF, T=25°C 14 DELAY TIME (ns) CL=2000pF, VS+=15V 12 15 tD-2 13 tD-1 11 tD-2 DELAY TIME (ns) 17 (Continued) 10 tD-1 8 9 6 -50 15 10 5 -25 0 50 75 100 125 TEMPERATURE (°C) SUPPLY VOLTAGE (V) FIGURE 8. PROPAGATION DELAY vs TEMPERATURE FIGURE 7. PROPAGATION DELAY vs SUPPLY VOLTAGE 70 25 VS+=+15V, T=25°C 5 VS+=VH=15V, VS-=VL=0V, T=25°C, f=20kHz 4 SUPPLY CURRENT (mA) RISE/FALL TIME (ns) 60 50 40 tF 30 20 3 2 1 tR 10 0 100 0 100 10000 1000 1000 FIGURE 9. RISE/FALL TIME vs LOAD CAPACITANCE 14 FIGURE 10. SUPPLY CURRENT vs LOAD CAPACITANCE VS+=VH, VS-=VL=0V, CL=0pF 30 12 VS+=VH, VS-=VL=0V, CL=0pF 25 10 VS+=VH=15V 20 VS+=VH=10V IVH (mA) SUPPLY CURRENT (mA) 10000 LOAD CAPACITANCE (pF) LOAD CAPACITANCE (pF) 8 6 VS+=VH=15V VS+=VH=10V 15 10 4 5 2 VS+=VH=5V VS+=VH VS+=VH=5V VS+=VH 0 1M 2M 3M 4M 6M 6M 7M 8M 9M 10M FREQUENCY (Hz) FIGURE 11. SUPPLY CURRENT vs FREQUENCY 5 0 1M 2M 3M 4M 6M 6M 7M 8M 9M 10M FREQUENCY (Hz) FIGURE 12. VH SUPPLY CURRENT vs FREQUENCY EL7156 Truth Table OE IN OUT 0 0 3-state 0 1 3-state 1 0 VH 1 1 VL Operating Voltage Range PIN MIN MAX GND - VS- -5 0 VS+ - VS- 5 18 V H - VL 0 18 VS+ - VH 0 18 VS+ - GND 5 18 VL - VS- 0 18 3-state Output VL VH Timing Diagram 5V INPUT 2.5V 0 INVERTED OUTPUT 90% 10% tD2 tD1 tF tR Standard Test Configuration VH 0.1µ VS+ VS+ 4.7µ 10K 1 0.1µ 2 OE IN 3 GND 4 4.7µ 8 OUT L O G I C 7 2000p 6 5 0.1µ VL 4.7µ EL7156 0.1µ 6 4.7µ VS- EL7156 Pin Descriptions PIN NAME FUNCTION 1 VS+ Positive Supply Voltage 2 OE Output Enable EQUIVALENT CIRCUIT VS+ INPUT VSCIRCUIT 1 3 IN Input 4 GND Ground 5 VS- Negative Supply Voltage 6 VL Lower Output Voltage 7 OUT Reference Circuit 1 Output VH VSVS+ VOUT VSVSVL CIRCUIT 2 8 VH High Output Voltage Block Diagram VH OE VS+ IN LEVEL SHIFTER 3-STATE CONTROL OUT GND VSVL 7 EL7156 Applications Information Product Description Power dissipation may be calculated: 2 The EL7156 is a high performance 40MHz pin driver. It contains two analog switches connecting VH and VL to OUT. Depending on the value of the IN pin, one of the two switches will be closed and the other switch open. An output enable (OE) is also supplied which opens both switches simultaneously. Due to the topology of the EL7156, both the VH and VL pins can be connected to any voltage between the VS+ and VSpins, but VH must be greater than VL in order to prevent turning on the body diode at the output stage. The EL7156 is available in both the 8-pin SO and the 8-pin PDIP packages. The relevant package should be chosen depending on the calculated power dissipation. 2 PD = ( V S × I S ) + ( C VS × V S × f ) + [ ( C INT + C L ) × V OUT × f ] where: VS is the total power supply to the EL7156 (from VS+ to GND) VOUT is the swing on the output (VH - VL) CVS is the integral capacitance due to VS+ CINT is the integral load capacitance due to VH IS is the quiescent supply current (3mA max) f is frequency TABLE 1. INTEGRAL CAPACITANCE 3-state Operation When the OE pin is low, the output is 3-state (floating.) The output voltage is the parasitic capacitance’s voltage. It can be any voltage between VH and VL, depending on the previous state. At 3-state, the output voltage can be pushed to any voltage between VH and VL. The output voltage can’t be pushed higher than VH or lower than VL since the body diode at the output stage will turn on. Supply Voltage Range and Input Compatibility The EL7156 is designed for operation on supplies from 5V to 15V (4.5V to 18V maximum). The table on page 6 shows the specifications for the relationship between the VS+, VS-, VH, VL, and GND pins. All input pins are compatible with both 3V and 5V CMOS signals. With a positive supply (VS+) of 5V, the EL7156 is also compatible with TTL inputs. VS+=VH(V) CVS(pF) CINT(pF) 5 80 120 10 85 145 15 90 180 Having obtained the application’s power dissipation, a maximum package thermal coefficient may be determined, to maintain the internal die temperature below TJMAX: T JMAX – T MAX θ JA = ---------------------------------------PD where: TJMAX is the maximum junction temperature (125°C) TMAX is the maximum operating temperature PD is the power dissipation calculated above Power Supply Bypassing When using the EL7156, it is very important to use adequate power supply bypassing. The high switching currents developed by the EL7156 necessitate the use of a bypass capacitor between the supplies (VS+ & VS-) and GND pins. It is recommended that a 2.2µF tantalum capacitor be used in parallel with a 0.1µF low-inductance ceramic MLC capacitor. These should be placed as close to the supply pins as possible. It is also recommended that the VH and VL pins have some level of bypassing, especially if the EL7156 is driving highly capacitive loads. Power Dissipation Calculation When switching at high speeds, or driving heavy loads, the EL7156 drive capability is limited by the rise in die temperature brought about by internal power dissipation. For reliable operation die temperature must be kept below TJMAX (125°C). It is necessary to calculate the power dissipation for a given application prior to selecting the package type. 8 θJA thermal resistance on junction to ambient θJA is 160°C/W for the SO8 package and 100°C/W for the PDIP8 package when using a standard JEDEC JESD51-3 single-layer test board. If TJMAX is greater than 125°C when calculated using the equation above, then one of the following actions must be taken: Reduce θJA the system by designing more heat-sinking into the PCB (as compared to the standard JEDEC JESD51-3) Use the PDIP8 instead of the SO8 package De-rate the application either by reducing the switching frequency, the capacitive load, or the maximum operating (ambient) temperature (TMAX) EL7156 SO Package Outline Drawing 9 EL7156 PDIP Package Outline Drawing NOTE: The package drawing shown here may not be the latest version. To check the latest revision, please refer to the Intersil website at <http://www.intersil.com/design/packages/index.asp> All Intersil U.S. products are manufactured, assembled and tested utilizing ISO9000 quality systems. Intersil Corporation’s quality certifications can be viewed at www.intersil.com/design/quality Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries. For information regarding Intersil Corporation and its products, see www.intersil.com 10