M48Z08 M48Z18 64 Kbit (8Kb x 8) ZEROPOWER® SRAM INTEGRATED ULTRA LOW POWER SRAM, POWER-FAIL CONTROL CIRCUIT and BATTERY UNLIMITED WRITE CYCLES READ CYCLE TIME EQUALS WRITE CYCLE TIME AUTOMATIC POWER-FAIL CHIP DESELECT and WRITE PROTECTION WRITE PROTECT VOLTAGES (VPFD = Power-fail Deselect Voltage): – M48Z08: 4.50V ≤ VPFD ≤ 4.75V – M48Z18: 4.20V ≤ VPFD ≤ 4.50V SELF-CONTAINED BATTERY in the CAPHAT DIP PACKAGE PACKAGING INCLUDES a 28 LEAD SOIC and SNAPHAT® TOP (to be Ordered Separately) SOIC PACKAGE PROVIDES DIRECT CONNECTION for a SNAPHAT TOP which CONTAINS the BATTERY PIN and FUNCTION COMPATIBLE with the DS1225 and JEDEC STANDARD 8K x 8 SRAMs DESCRIPTION The M48Z08/18 ZEROPOWER® RAM is an 8K x 8 non-volatile static RAM which is pin and functional compatible with the DS1225. The monolithic chip is available in two special packages to provide a highly integrated battery backed-up memory solution. Table 1. Signal Names SNAPHAT (SH) Battery 28 1 28 1 PCDIP28 (PC) Battery CAPHAT SOH28 (MH) Figure 1. Logic Diagram VCC 13 8 A0-A12 W A0-A12 Address Inputs E DQ0-DQ7 Data Inputs / Outputs G E Chip Enable G Output Enable W Write Enable VCC Supply Voltage VSS Ground DQ0-DQ7 M48Z08 M48Z18 VSS March 1999 AI01022 1/18 M48Z08, M48Z18 Figure 2A. DIP Pin Connections NC A12 A7 A6 A5 A4 A3 A2 A1 A0 DQ0 DQ1 DQ2 VSS 28 1 27 2 26 3 25 4 24 5 23 6 7 M48Z08 22 M48Z18 21 8 20 9 19 10 18 11 17 12 13 16 14 15 Figure 2B. SOIC Pin Connections VCC W NC A8 A9 A11 G A10 E DQ7 DQ6 DQ5 DQ4 DQ3 NC A12 A7 A6 A5 A4 A3 A2 A1 A0 DQ0 DQ1 DQ2 VSS 1 28 27 2 26 3 25 4 24 5 23 6 7 M48Z18 22 21 8 20 9 19 10 18 11 17 12 16 13 15 14 AI01183 VCC W NC A8 A9 A11 G A10 E DQ7 DQ6 DQ5 DQ4 DQ3 AI01023B Warning: NC = Not Connected. Warning: NC = Not Connected. Table 2. Absolute Maximum Ratings (1) Symbol TA TSTG TSLD (2) Parameter Value Ambient Operating Temperature –40 to 85 °C Storage Temperature (VCC Off) –40 to 85 °C Lead Solder Temperature for 10 seconds Unit 260 °C VIO Input or Output Voltages –0.3 to 7 V VCC Supply Voltage –0.3 to 7 V IO Output Current 20 mA PD Power Dissipation 1 W Notes: 1. Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to the absolute maximum rating conditions for extended periods of time may affect reliability. 2. Soldering temperature not to exceed 260°C for 10 seconds (total thermal budget not to exceed 150°C for longer than 30 seconds). CAUTION: Negative undershoots below –0.3 volts are not allowed on any pin while in the Battery Back-up mode. CAUTION: Do NOT wave solder SOIC to avoid damaging SNAPHAT sockets. Table 3. Operating Modes (1) Mode VCC Deselect Write Read 4.75V to 5.5V or 4.5V to 5.5V Read E G W DQ0-DQ7 Power VIH X X High Z Standby VIL X VIL DIN Active VIL VIL VIH DOUT Active VIL VIH VIH High Z Active Deselect VSO to VPFD (min) X X X High Z CMOS Standby Deselect ≤ VSO X X X High Z Battery Back-up Mode Note: 1. X = VIH or VIL; VSO = Battery Back-up Switchover Voltage. 2/18 M48Z08, M48Z18 Figure 3. Block Diagram A0-A12 LITHIUM CELL POWER VOLTAGE SENSE AND SWITCHING CIRCUITRY DQ0-DQ7 8K x 8 SRAM ARRAY E VPFD W G VSS VCC DESCRIPTION (cont’d) The M48Z08/18 is a non-volatile pin and function equivalent to any JEDEC standard 8K x 8 SRAM. It also easily fits into many ROM, EPROM, and EEPROM sockets, providing the non-volatility of PROMs without any requirement for special write timing or limitations on the number of writes that can be performed. The 28 pin 600mil DIP CAPHAT houses the M48Z08/18 silicon with a long life lithium button cell in a single package. The 28 pin 330mil SOIC provides sockets with gold plated contacts at both ends for direct connection to a separate SNAPHAT housing containing the battery. The unique design allows the SNAPHAT battery package to be mounted on top of the SOIC package after the completion of the surface mount process. Insertion of the SNAPHAT housing after reflow prevents potential battery damage due to the high temperatures required for device surfacemounting. The SNAPHAT housing is keyed to prevent reverse insertion. The SOIC and battery packages are shipped separately in plastic anti-static tubes or in Tape & Reel form. AI01394 Table 4. AC Measurement Conditions Input Rise and Fall Times ≤ 5ns Input Pulse Voltages 0 to 3V Input and Output Timing Ref. Voltages 1.5V Note that Output Hi-Z is defined as the point where data is no longer driven. Figure 4. AC Testing Load Circuit 5V 1.8kΩ DEVICE UNDER TEST OUT 1kΩ CL includes JIG capacitance CL = 100pF or 30pF AI01398 3/18 M48Z08, M48Z18 Table 5. Capacitance (1, 2) (TA = 25 °C) Symbol CIN CIO (3) Parameter Test Condition Input Capacitance Input / Output Capacitance Min Max Unit VIN = 0V 10 pF VOUT = 0V 10 pF Notes: 1. Effective capacitance measured with power supply at 5V. 2. Sampled only, not 100% tested. 3. Outputs deselected Table 6. DC Characteristics (TA = 0 to 70°C; VCC = 4.75V to 5.5V or 4.5V to 5.5V) Symbol ILI Parameter (1) Input Leakage Current (1) Output Leakage Current ILO ICC Supply Current ICC1 Supply Current (Standby) TTL ICC2 Supply Current (Standby) CMOS VIL (2) Test Condition Min Max Unit 0V ≤ VIN ≤ VCC ±1 µA 0V ≤ VOUT ≤ VCC ±5 µA Outputs open 80 mA E = VIH 3 mA E = VCC – 0.2V 3 mA Input Low Voltage –0.3 0.8 V VIH Input High Voltage 2.2 VCC + 0.3 V VOL Output Low Voltage IOL = 2.1mA 0.4 V VOH Output High Voltage IOH = –1mA 2.4 V Notes: 1. Outputs deselects. 2. Negative spikes of –1V allowed for up to 10ns once per cycle. Table 7. Power Down/Up Trip Points DC Characteristics (1) (TA = 0 to 70°C) Symbol Parameter Min Typ Max Unit VPFD Power-fail Deselect Voltage (M48Z08) 4.5 4.6 4.75 V VPFD Power-fail Deselect Voltage (M48Z18) 4.2 4.3 4.5 V VSO Battery Back-up Switchover Voltage tDR Expected Data Retention Time 3.0 11 V YEARS Note: 1. All voltages referenced to VSS. DESCRIPTION (cont’d) For the 28 lead SOIC, the battery package (i.e. SNAPHAT) part number is "M4Z28-BR00SH1". The M48Z08/18 also has its own Power-fail Detect circuit. The control circuitry constantly monitors the single 5V supply for an out of tolerance condition. 4/18 When VCC is out of tolerance, the circuit write protects the SRAM, providing a high degree of data security in the midst of unpredictable system operation brought on by low VCC. As VCC falls below approximately 3V, the control circuitry connects the battery which maintains data until valid power returns. M48Z08, M48Z18 Table 8. Power Down/Up Mode AC Characteristics (TA = 0 to 70°C) Symbol Parameter Min Max Unit 0 µs VPFD (max) to VPFD (min) VCC Fall Time 300 µs VPFD (min) to VSO VCC Fall Time 10 µs tR VPFD(min) to VPFD (max) VCC Rise Time 0 µs tRB VSO to VPFD (min) VCC Rise Time 1 µs tREC E or W at VIH after Power Up 1 ms tPD tF E or W at VIH before Power Down (1) tFB (2) Notes: 1. VPFD (max) to VPFD (min) fall time of less than tF may result in deselection/write protection not occurring until 200 µs after VCC passes VPFD (min). 2. VPFD (min) to VSO fall time of less than tFB may cause corruption of RAM data. Figure 5. Power Down/Up Mode AC Waveforms VCC VPFD (max) VPFD (min) VSO tF tPD INPUTS tDR tR tFB RECOGNIZED tRB DON'T CARE tREC NOTE RECOGNIZED HIGH-Z OUTPUTS VALID (PER CONTROL INPUT) VALID (PER CONTROL INPUT) AI00606 Note: Inputs may or may not be recognized at this time. Caution should be taken to keep E high as VCC rises past VPFD(min). Some systems may perform inadvertent write cycles after VCC rises above VPFD(min) but before normal system operations begin. Even though a power on reset is being applied to the processor, a reset condition may not occur until after the system clock is running. 5/18 M48Z08, M48Z18 Table 9. Read Mode AC Characteristics (TA = 0 to 70°C; VCC = 4.75V to 5.5V or 4.5V to 5.5V) M48Z08 / M48Z18 Symbol Parameter Min tAVAV tAVQV Read Cycle Time (1) tELQV (1) Unit -100 Max 100 ns Address Valid to Output Valid 100 ns Chip Enable Low to Output Valid 100 ns tGLQV (1) Output Enable Low to Output Valid 50 ns tELQX (2) Chip Enable Low to Output Transition 10 ns tGLQX (2) Output Enable Low to Output Transition 5 ns tEHQZ (2) Chip Enable High to Output Hi-Z 50 ns tGHQZ (2) Output Enable High to Output Hi-Z 40 ns tAXQX (1) Address Transition to Output Transition 5 ns Notes: 1. CL = 100pF (see Figure 4). 2. CL = 30pF (see Figure 4). Figure 6. Read Mode AC Waveforms tAVAV VALID A0-A12 tAVQV tAXQX tELQV tEHQZ E tELQX tGLQV tGHQZ G tGLQX DQ0-DQ7 VALID AI01385 Note: Write Enable (W) = High. 6/18 M48Z08, M48Z18 Table 10. Write Mode AC Characteristics (TA = 0 to 70°C; VCC = 4.75V to 5.5V or 4.5V to 5.5V) M48Z08 / M48Z18 Symbol Parameter Min tAVAV Write Cycle Time tAVWL Unit -100 Max 100 ns Address Valid to Write Enable Low 0 ns tAVEL Address Valid to Chip Enable Low 0 ns tWLWH Write Enable Pulse Width 80 ns tELEH Chip Enable Low to Chip Enable High 80 ns tWHAX Write Enable High to Address Transition 10 ns tEHAX Chip Enable High to Address Transition 10 ns tDVWH Input Valid to Write Enable High 50 ns tDVEH Input Valid to Chip Enable High 30 ns tWHDX Write Enable High to Input Transition 5 ns tE1HDX Chip Enable High to Input Transition 5 ns tWLQZ (1, 2) Write Enable Low to Output Hi-Z 50 ns tAVWH Address Valid to Write Enable High 80 ns tAVEH Address Valid to Chip Enable High 80 ns Write Enable High to Output Transition 10 ns tWHQX (1, 2) Notes: 1. CL = 30pF (see Figure 4). 2. If E goes low simultaneously with W going low, the outputs remain in the high impedance state. READ MODE The M48Z08/18 is in the Read Mode whenever W (Write Enable) is high and E (Chip Enable) is low. The device architecture allows ripple-through access of data from eight of 65,536 locations in the static storage array. Thus, the unique address specified by the 13 Address Inputs defines which one of the 8,192 bytes of data is to be accessed. Valid data will be available at the Data I/O pins within Address Access time (tAVQV) after the last address input signal is stable, providing that the E and G access times are also satisfied. If the E and G access times are not met, valid data will be available after the latter of the Chip Enable Access time (tELQV) or Output Enable Access time (tGLQV). The state of the eight three-state Data I/O signals is controlled by E and G. If the outputs are activated before tAVQV, the data lines will be driven to an indeterminate state until tAVQV. If the Address Inputs are changed while E and G remain active, output data will remain valid for Output Data Hold time (tAXQX) but will go indeterminate until the next Address Access. WRITE MODE The M48Z08/18 is in the Write Mode whenever W and E are active. The start of a write is referenced from the latter occurring falling edge of W or E. A write is terminated by the earlier rising edge of W or E. The addresses must be held valid throughout the cycle. E or W must return high for a minimum of tEHAX from Chip Enable or tWHAX from Write Enable prior to the initiation of another read or write cycle. Data-in must be valid tDVWH prior to the end of write and remain valid for tWHDX afterward. G should be kept high during write cycles to avoid bus contention; although, if the output bus has been activated by a low on E and G, a low on W will disable the outputs tWLQZ after W falls. 7/18 M48Z08, M48Z18 Figure 7. Write Enable Controlled, Write AC Waveforms tAVAV VALID A0-A12 tAVWH tWHAX tAVEL E tWLWH tAVWL W tWHQX tWLQZ tWHDX DQ0-DQ7 DATA INPUT tDVWH AI01386 Figure 8. Chip Enable Controlled, Write AC Waveforms tAVAV A0-A12 VALID tAVEH tAVEL tELEH tEHAX E tAVWL W tEHDX DQ0-DQ7 DATA INPUT tDVEH AI01387B 8/18 M48Z08, M48Z18 DATA RETENTION MODE With valid VCC applied, the M48Z08/18 operates as a conventional BYTEWIDE static RAM. Should the supply voltage decay, the RAM will automatically power-fail deselect, write protecting itself when VCC falls within the VPFD(max), VPFD(min) window. All outputs become high impedance, and all inputs are treated as "don’t care." Note: A power failure during a write cycle may corrupt data at the currently addressed location, but does not jeopardize the rest of the RAM’s content. At voltages below VPFD(min), the user can be assured the memory will be in a write protected state, provided the VCC fall time is not less than tF. The M48Z08/18 may respond to transient noise spikes on VCC that reach into the deselect window during the time the device is sampling VCC. Therefore, decoupling of the power supply lines is recommended. When VCC drops below VSO, the control circuit switches power to the internal battery which preserves data and powers the clock. The internal button cell will maintain data in the M48Z08/18 for an accumulated period of at least 11 years when VCC is less than VSO. As system power returns and VCC rises above VSO, the battery is disconnected, and the power supply is switched to external VCC. Write protection continues until VCC reaches VPFD (min) plus tREC (min). E should be kept high as VCC rises past VPFD(min) to prevent inadvertent write cycles prior to system stabilization. Normal RAM operation can resume tREC after VCC exceeds VPFD(max). For more information on Battery Storage Life refer to the Application Note AN1012. SYSTEM BATTERY LIFE The useful life of the battery in the M48Z08/18 is expected to ultimately come to an end for one of two reasons: either because it has been discharged while providing current to the RAM in the battery back-up mode, or because the effects of aging render the cell useless before it can actually be completely discharged. The two effects are virtually unrelated, allowing discharge or Capacity Consumption, and the effects of aging or Storage Life, to be treated as two independent but simultaneous mechanisms. The earlier occurring failure mechanism defines the battery system life of the M48Z08/18. Figure 9. Predicted Battery Storage Life versus Temperature AI01399 50 40 t50% (AVERAGE) 30 t1% 20 YEARS 10 8 6 5 4 3 2 1 20 30 40 50 60 70 80 90 TEMPERATURE (Degrees Celsius) 9/18 M48Z08, M48Z18 Cell Storage Life Storage life is primarily a function of temperature. Figure 9 illustrates the approximate storage life of the M48Z08/18 battery over temperature. The results in Figure 9 are derived from temperature accelerated life test studies performed at SGSTHOMSON. For the purpose of the testing, a cell failure is defined as the inability of a cell stabilized at 25°C to produce a 2.4V closed circuit voltage across a 250 kΩ load resistor. The two lines, t1% and t50%, represent different failure rate distributions for the cell’s storage life. At 70°C, for example, the t1% line indicates that an M48Z08/18 has a 1% chance of having a battery failure 28 years into its life while the t50% shows the part has a 50% chance of failure at the 50 year mark. The t1% line represents the practical onset of wear out and can be considered the worst case Storage Life for the cell. The t50% can be considered the normal or average life. Calculating Storage Life The following formula can be used to predict storage life: 1 {[(TA1/TT)/SL1]+[(TA2/TT)/SL2]+...+[(TAN/TT)/SLN]} where, – TA1, TA2, TAN = time at ambient temperature 1, 2, etc. – TT = total time = TA1+TA2+...+TAN – SL1, SL2, SLN = storage life at temperature 1, 2, etc. For example, an M48Z08/18 is exposed to temperatures of 55°C or less for 8322 hrs/yr, and temperatures greater than 60°C but less than 70°C for the remaining 438 hrs/yr. Reading predicted t1% values from Figure 9, – SL1 ≅ 200 yrs, SL2 = 28 yrs – TT = 8760 hrs/yr – TA1 = 8322 hrs/yr, TA2 = 438 hrs/yr Predicted storage life ≥ 1 {[(8322/8760)/200]+[(431/8760)/28]} or 154 years. As can been seen from these calculations and the results, the expected lifetime of the M48Z08/18 should exceed most system requirements. Estimated System Life Since either storage life or capacity consumption can end the battery’s life, the system life is marked by which ever occurs first. 10/18 Reference for System Life Each M48Z08/18 is marked with a nine digit manufacturing date code in the form of H99XXYYZZ. For example, H995B9431 is: H = fabricated in Carrollton, TX 9 = assembled in Muar, Malaysia, 9 = tested in Muar, Malaysia, 5B = lot designator, 9431 = assembled in the year 1994, work week 31. POWER SUPPLY DECOUPLING and UNDERSHOOT PROTECTION ICC transients, including those produced by output switching, can produce voltage fluctuations, resulting in spikes on the VCC bus. These transients can be reduced if capacitors are used to store energy, which stabilizes the VCC bus. The energy stored in the bypass capacitors will be released as low going spikes are generated or energy will be absorbed when overshoots occur. A ceramic bypass capacitor value of 0.1µF (as shown in Figure 10) is recommended in order to provide the needed filtering. In addition to transients that are caused by normal SRAM operation, power cycling can generate negative voltage spikes on VCC that drive it to values below VSS by as much as one Volt. These negative spikes can cause data corruption in the SRAM while in battery backup mode. To protect from these voltage spikes, it is recommeded to connect a schottky diode from VCC to VSS (cathode connected to VCC, anode to VSS). Schottky diode 1N5817 is recommended for through hole and MBRS120T3 is recommended for surface mount. Figure 10. Supply Voltage Protection VCC VCC 0.1µF DEVICE VSS AI02169 M48Z08, M48Z18 ORDERING INFORMATION SCHEME Example: M48Z18 Supply Voltage and Write Protect Voltage Speed 08 (1) VCC = 4.75V to 5.5V VPFD = 4.5V to 4.75V -100 100ns 18 -100 MH 1 Package PC MH PCDIP28 (2,3) SOH28 TR Temp. Range 1 6 (4) Shipping Method for SOIC 0 to 70 °C blank Tubes –40 to 85 °C TR Tape &Reel VCC = 4.5V to 5.5V VPFD = 4.2V to 4.5V Notes: 1. The M48Z08 part is offered with the PCDIP28 (i.e. CAPHAT) package only. 2. The SOIC package (SOH28) requires the battery package (SNAPHAT) which is ordered separately under the part number "M4Z28-BR00SH1" in plastic tube or "M4Z28-BR00SH1TR" in Tape & Reel form. 3. Delivery may include either the 2-pin version of the SOIC/SNAPHAT or the 4-pin version of the SOIC/SNAPHAT. Both are functionally equivalent (see package drawing section for details). 4. Temperature range available for M48Z18 product only. Caution: Do not place the SNAPHAT battery package "M4Z28-BR00SH1" in conductive foam since this will drain the lithium button-cell battery. For a list of available options (Speed, Package, etc...) or for further information on any aspect of this device, please contact the STMicroelectronics Sales Office nearest to you. 11/18 M48Z08, M48Z18 PCDIP28 - 28 pin Plastic DIP, battery CAPHAT mm Symb Typ inches Min Max A 8.89 A1 Min Max 9.65 0.350 0.380 0.38 0.76 0.015 0.030 A2 8.38 8.89 0.330 0.350 B 0.38 0.53 0.015 0.021 B1 1.14 1.78 0.045 0.070 C 0.20 0.31 0.008 0.012 D 39.37 39.88 1.550 1.570 E 17.83 18.34 0.702 0.722 e1 2.29 2.79 0.090 0.110 e3 29.72 36.32 1.170 1.430 eA 15.24 16.00 0.600 0.630 L 3.05 3.81 0.120 0.150 N 28 28 A2 A1 B1 B Typ e1 A L C eA e3 D N E 1 Drawing is not to scale. 12/18 PCDIP M48Z08, M48Z18 SOH28 - 28 lead Plastic Small Outline, 4-socket battery SNAPHAT mm Symb Typ inches Min Max A Typ Min 3.05 Max 0.120 A1 0.05 0.36 0.002 0.014 A2 2.34 2.69 0.092 0.106 B 0.36 0.51 0.014 0.020 C 0.15 0.32 0.006 0.012 D 17.71 18.49 0.697 0.728 E 8.23 8.89 0.324 0.350 – – – – eB 3.20 3.61 0.126 0.142 H 11.51 12.70 0.453 0.500 L 0.41 1.27 0.016 0.050 α 0° 8° 0° 8° N 28 e 1.27 0.050 28 CP 0.10 A2 0.004 A C B eB e CP D N E H A1 α L 1 SOH-A Drawing not to scale. 13/18 M48Z08, M48Z18 SOH28 - 28 lead Plastic Small Outline, 2-socket battery SNAPHAT mm Symb Typ inches Min Max A Typ Min 3.05 0.120 A1 0.05 0.36 0.002 0.014 A2 2.34 2.69 0.092 0.106 B 0.36 0.51 0.014 0.020 C 0.15 0.32 0.006 0.012 D 17.71 18.49 0.697 0.728 E 8.23 8.89 0.324 0.350 – – – – eB 3.20 3.61 0.126 0.142 H 11.51 12.70 0.453 0.500 L 0.41 1.27 0.016 0.050 α 0° 8° 0° 8° N 28 e 1.27 0.050 28 CP 0.10 A2 0.004 A C B eB e CP D N E H A1 1 SOH-B Drawing not to scale. 14/18 Max α L M48Z08, M48Z18 SH - 4-pin SNAPHAT Housing for 49 mAh Battery mm Symb Typ Min A inches Max Typ Min Max 9.78 0.385 A1 6.73 7.24 0.265 0.285 A2 6.48 6.99 0.255 0.275 A3 0.38 0.015 B 0.46 0.56 0.018 0.022 D 21.21 21.84 0.835 0.860 E 14.22 14.99 0.560 0.590 eA 15.55 15.95 0.612 0.628 eB 3.20 3.61 0.126 0.142 L 2.03 2.29 0.080 0.090 A1 eA A2 A A3 B L eB D E SH Drawing not to scale. 15/18 M48Z08, M48Z18 SH - 2-pin SNAPHAT Housing for 49 mAh Battery mm Symb Typ Min A inches Max Typ Min 9.78 0.385 A1 6.73 7.24 0.265 0.285 A2 6.48 6.99 0.255 0.275 A3 0.38 0.015 B 0.46 0.56 0.018 0.022 D 21.21 21.84 0.835 0.860 E 14.22 14.99 0.560 0.590 eB 3.20 3.61 0.126 0.142 L 2.03 2.29 0.080 0.090 A1 A2 A A3 B L eB D E SHZP-A Drawing not to scale. 16/18 Max M48Z08, M48Z18 SH - 2-pin SNAPHAT Housing for 130 mAh Battery mm Symb Typ Min A inches Max Typ Min Max 10.54 0.415 A1 8.00 8.51 0.315 0.335 A2 7.24 8.00 0.285 0.315 A3 0.38 0.015 B 0.46 0.56 0.018 0.022 D 21.21 21.84 0.835 0.860 E 17.27 18.03 0.680 0.710 eB 3.20 3.61 0.126 0.142 L 2.03 2.29 0.080 0.090 A1 A2 A A3 B L eB D E SHZP-B Drawing not to scale. 17/18 M48Z08, M48Z18 Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics. The ST logo is a registered trademark of STMicroelectronics © 1999 STMicroelectronics - All Rights Reserved ® TIMEKEEPER and SNAPHAT are registered trademarks of STMicroelectronics CAPHAT and BYTEWIDE are trademarks of STMicroelectronics All other names are the property of their respective owners STMicroelectronics GROUP OF COMPANIES Australia - Brazil - Canada - China - France - Germany - Italy - Japan - Korea - Malaysia - Malta - Mexico - Morocco - The Netherlands Singapore - Spain - Sweden - Switzerland - Taiwan - Thailand - United Kingdom - U.S.A. http://www.st.com 18/18