TI TLC372ID

 SLCS114D − NOVEMBER 1983 − REVISED APRIL 2004
D
D
D
D
D
D
D
D
1OUT
1IN −
1IN +
GND
1
8
2
7
3
6
4
5
VCC
2OUT
2IN −
2IN +
TLC372M . . . FK PACKAGE
(TOP VIEW)
NC
1IN −
NC
1IN +
NC
4
3 2 1 20 19
18
5
17
6
16
7
15
8
14
9 10 11 12 13
NC
2OUT
NC
2IN −
NC
NC
GND
NC
2IN+
NC
D
150 µA Typ at 5 V
Fast Response Time . . . 200 ns Typ for
TTL-Level Input Step
Built-in ESD Protection
High Input Impedance . . . 1012 Ω Typ
Extremely Low Input Bias Current
5 pA Typ
Ultrastable Low Input Offset Voltage
Input Offset Voltage Change at Worst-Case
Input Conditions Typically 0.23 µV/Month,
Including the First 30 Days
Common-Mode Input Voltage Range
Includes Ground
Output Compatible With TTL, MOS, and
CMOS
Pin-Compatible With LM393
TLC372C, TLC372I, TLC372M, TLC372Q
D, P, OR PW PACKAGE
TLC372M . . . JG PACKAGE
(TOP VIEW)
NC
1OUT
NC
VDD
NC
D Single or Dual-Supply Operation
D Wide Range of Supply Voltages 2 V to 18 V
D Low Supply Current Drain
description
This device is fabricated using LinCMOS
technology and consists of two independent
voltage comparators, each designed to operate
from a single power supply. Operation from dual
supplies is also possible if the difference between
the two supplies is 2 V to 18 V. Each device
features extremely high input impedance
(typically greater than 1012 Ω), allowing direct
interfacing with high-impedance sources. The
outputs are n-channel open-drain configurations
and can be connected to achieve positive-logic
wired-AND relationships.
The TLC372 has internal electrostatic discharge
(ESD) protection circuits and has been classified
with a 1000-V ESD rating using human body
model testing. However, care should be exercised
in handling this device as exposure to ESD may
result in a degradation of the device parametric
performance.
NC − No internal connection
TLC372M
U PACKAGE
(TOP VIEW)
NC
1OUT
1IN−
1IN+
GND
1
10
2
9
3
8
4
7
5
6
NC
VCC
2OUT
2IN−
2IN+
symbol (each comparator)
IN +
OUT
IN −
The TLC372C is characterized for operation from 0°C to 70°C. The TLC372I is characterized for operation from
−40°C to 85°C. The TLC372M is characterized for operation over the full military temperature range of −55°C
to 125°C. The TLC372Q is characterized for operation from − 40°C to 125°C.
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of
Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.
LinCMOS is a trademark of Texas Instruments Incorporated. All other trademarks are the property of their respective owners.
Copyright  1983 − 2004, Texas Instruments Incorporated
!" #$
# % & ## '($ # ) # "( "#
) "" $
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
1
 SLCS114D − NOVEMBER 1983 − REVISED APRIL 2004
equivalent schematic (each comparator)
Common to All Channels
VDD
OUT
GND
IN +
IN −
AVAILABLE OPTIONS
PACKAGED DEVICES
TA
VIO max
AT 25°C
SMALL
OUTLINE
(D)
CHIP
CARRIER
(FK)
CERAMIC
DIP
(JG)
PLASTIC
DIP
(P)
TSSOP
(PW)
CERAMIC
FLAT PACK
(U)
—
0°C to 70°C
5 mV
TLC372CD
—
—
TLC372CP
TLC372CPW
−40°C to 85°C
5 mV
TLC372ID
—
—
TLC372IP
—
—
−55°C to 125°C
5 mV
TLC372MD
TLC372MFK
TLC372MJG
TLC372MP
—
TLC372MU
−40°C to 125°C
5 mV
TLC372QD
—
—
TLC372QP
—
—
The D packages are available taped and reeled. Add R suffix to device type (e.g., TLC372CDR).
2
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
 SLCS114D − NOVEMBER 1983 − REVISED APRIL 2004
absolute maximum ratings over operating free-air temperature range (unless otherwise noted)†
Supply voltage, VDD (see Note 1) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 18 V
Differential input voltage, VID (see Note 2 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . ± 18 V
Input voltage range, VI . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . −0.3 V to 18 V
Output voltage, VO . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 18 V
Input current, II . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . ± 5 mA
Output current, IO . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 20 mA
Duration of output short circuit to ground (see Note 3) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . unlimited
Package thermal impedance, θJA (see Notes 4 and 5): D package . . . . . . . . . . . . . . . . . . . . . . . . . . 97.1°C/W
P package . . . . . . . . . . . . . . . . . . . . . . . . . . 84.6°C/W
PW package . . . . . . . . . . . . . . . . . . . . . . . . . 149°C/W
Package thermal impedance, θJC (see Notes 4 and 5): FK package . . . . . . . . . . . . . . . . . . . . . . . . . . . 5.6°C/W
JG package . . . . . . . . . . . . . . . . . . . . . . . . . 14.5°C/W
U package . . . . . . . . . . . . . . . . . . . . . . . . . . 14.7°C/W
Operating free-air temperature range, TA: TLC372C . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 0°C to 70°C
TLC372I . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . −40°C to 85°C
TLC372M . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . −55°C to 125°C
TLC372Q . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . −40°C to 125°C
Storage temperature range . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . −65°C to 150°C
Case temperature for 60 seconds: FK package . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 260°C
Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds: D, P, or PW package . . . . . . . . . . . . 260°C
Lead temperature 1,6 mm (1/16 inch) from case for 60 seconds: JG or U package . . . . . . . . . . . . . . . 300°C
† Stresses beyond those listed under “absolute maximum ratings” may cause permanent damage to the device. These are stress ratings only, and
functional operation of the device at these or any other conditions beyond those indicated under “recommended operating conditions” is not
implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
NOTES: 1. All voltage values except differential voltages are with respect to network ground.
2. Differential voltages are at IN+ with respect to IN −.
3. Short circuits from outputs to VDD can cause excessive heating and eventual device destruction.
4. Maximum power dissipation is a function of TJ(max), θJA, and TA. The maximum allowable power dissipation at any allowable
ambient temperature is PD = (TJ(max) − TA)/θJA. Operating at the absolute maximum TJ of 150°C can affect reliability.
5. The package thermal impedance is calculated in accordance with JESD 51-7 (plastic) or MIL-STD-883 Method 1012 (ceramic).
recommended operating conditions
TLC372C
MIN
Supply voltage, VDD
Common-mode input voltage, VIC
Operating free-air temperature, TA
VDD = 5 V
VDD = 10 V
TLC372I
TLC372M
TLC372Q
MAX
MIN
MAX
MIN
3
16
4
16
4
16
0
3.5
0
3.5
0
3.5
8.5
0
8.5
0
8.5
0
8.5
70
−40
85
−55
125
−40
125
MAX
MIN
3
16
0
3.5
0
0
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
MAX
UNIT
V
V
°C
3
4
VID = − 1 V,
VID = 1 V,
Input bias current
Common-mode input
voltage range
High-level output current
Low-level output voltage
Low-level output current
Supply current
(two comparators)
IIB
VICR
IOH
VOL
IOL
IDD
No load
VOL = 1.5 V
IOL = 4 mA
VOH = 5 V
VOH = 15 V
See Note 4
Full range
25°C
25°C
Full range
25°C
Full range
25°C
Full range
25°C
MAX
25°C
MAX
25°C
Full range
25°C
TA†
6
150
16
150
0.1
5
1
1
TYP
TLC372C
0 to
VDD −1
0 to
VDD −1.5
MIN
400
300
700
400
1
0.6
0.3
6.5
5
MAX
6
150
16
150
0.1
5
1
1
TYP
TLC372I
0 to
VDD −1
0 to
VDD −1.5
MIN
400
300
700
400
1
2
1
7
5
MAX
6
0 to
VDD −1
0 to
VDD −1.5
MIN
150
16
150
0.1
5
1
1
TYP
400
300
700
400
3
20
10
10
5
MAX
TLC372M, TLC372Q
µA
mA
mV
µA
nA
V
nA
pA
nA
pA
mV
UNIT
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
RL connected to 5 V through 5.1 kΩ, CL = 15 pF ‡,
See Note 5
200
TTL-level input step
TYP
650
MIN
100-mV input step with 5-mV overdrive
TEST CONDITIONS
‡ CL includes probe and jig capacitance.
NOTE 7: The response time specified is the interval between the input step function and the instant when the output crosses 1.4 V.
Response time
PARAMETER
switching characteristics, VDD = 5 V, TA = 25°C
MAX
ns
UNIT
† All characteristics are measured with zero common-mode input voltage unless otherwise noted. Full range is 0°C to 70°C for TLC372C, − 40°C to 85°C for TLC372I, and − 55°C to
125°C for TLC372M and − 40°C to 125°C for TLC372Q. IMPORTANT: See Parameter Measurement Information.
NOTE 6: The offset voltage limits given are the maximum values required to drive the output above 4 V or below 400 mV with a 10-kΩ resistor between the output and VDD. They can
be verified by applying the limit value to the input and checking for the appropriate output state.
VID = − 1 V,
VID = 1 V
Input offset current
IIO
VIC = VICRmin,
Input offset voltage
TEST CONDITIONS
VIO
PARAMETER
electrical characteristics at specified free-air temperature, VDD = 5 V (unless otherwise noted)
Template Release Date: 7−11−94
** **
SLCS114D − NOVEMBER 1983 − REVISED APRIL 2004
 SLCS114D − NOVEMBER 1983 − REVISED APRIL 2004
electrical characteristics at specified free-air temperature, VDD = 5 V, TA = 25°C (unless otherwise
noted)
TLC372Y
TEST CONDITIONS†
PARAMETER
VIC = VICRmin,
MIN
See Note 4
TYP
MAX
1
5
UNIT
VIO
IIO
Input offset voltage
Input offset current
1
pA
IIB
Input bias current
5
pA
VICR
Common-mode input voltage range
IOH
VOL
High-level output current
0 to
VDD −1
VID = 1 V,
VID = − 1 V,
Low-level output voltage
VOH = 5 V
IOL = 4 mA
mV
V
0.1
nA
150
400
mV
IOL
Low-level output current
VID = − 1 V,
VOL = 1.5 V
6
16
mA
IDD
Supply current (two comparators)
VID = 1 V,
No load
150
300
µA
† All characteristics are measured with zero common-mode input voltage unless otherwise noted. IMPORTANT: See Parameter Measurement
Information.
NOTE 4: The offset voltage limits given are the maximum values required to drive the output above 4 V or below 400 mV with a 10-kΩ resistor
between the output and VDD. They can be verified by applying the limit value to the input and checking for the appropriate output state.
PARAMETER MEASUREMENT INFORMATION
The digital output stage of the TLC372 can be damaged if it is held in the linear region of the transfer curve.
Conventional operational amplifier/comparator testing incorporates the use of a servo loop that is designed to force
the device output to a level within this linear region. Since the servo-loop method of testing cannot be used, the
following alternatives for measuring parameters such as input offset voltage, common-mode rejection, etc., are
offered.
To verify that the input offset voltage falls within the limits specified, the limit value is applied to the input as shown
in Figure 1(a). With the noninverting input positive with respect to the inverting input, the output should be high. With
the input polarity reversed, the output should be low.
A similar test can be made to verify the input offset voltage at the common-mode extremes. The supply voltages can
be slewed as shown in Figure 1(b) for the VICR test, rather than changing the input voltages, to provide greater
accuracy.
5V
1V
5.1 kΩ
+
+
−
5.1 kΩ
−
Applied VIO
Limit
VO
Applied VIO
Limit
−4 V
(a) VIO WITH VIC = 0
VO
(b) VIO WITH VIC = 4 V
Figure 1. Method for Verifying That Input Offset Voltage is Within Specified Limits
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
5
 SLCS114D − NOVEMBER 1983 − REVISED APRIL 2004
PARAMETER MEASUREMENT INFORMATION
A close approximation of the input offset voltage can be obtained by using a binary search method to vary the
differential input voltage while monitoring the output state. When the applied input voltage differential is equal, but
opposite in polarity, to the input offset voltage, the output changes states.
Figure 2 illustrates a practical circuit for direct dc measurement of input offset voltage that does not bias the
comparator into the linear region. The circuit consists of a switching-mode servo loop in which U1a generates a
triangular waveform of approximately 20-mV amplitude. U1b acts as a buffer, with C2 and R4 removing any residual
dc offset. The signal is then applied to the inverting input of the comparator under test, while the noninverting input
is driven by the output of the integrator formed by U1c through the voltage divider formed by R9 and R10. The loop
reaches a stable operating point when the output of the comparator under test has a duty cycle of exactly 50%, which
can only occur when the incoming triangle wave is sliced symmetrically or when the voltage at the noninverting input
exactly equals the input offset voltage.
Voltage divider R9 and R10 provides a step up of the input offset voltage by a factor of 100 to make measurement
easier. The values of R5, R8, R9, and R10 can significantly influence the accuracy of the reading; therefore, it is
suggested that their tolerance level be 1% or lower.
Measuring the extremely low values of input current requires isolation from all other sources of leakage current and
compensation for the leakage of the test socket and board. With a good picoammeter, the socket and board leakage
can be measured with no device in the socket. Subsequently, this open-socket leakage value can be subtracted from
the measurement obtained with a device in the socket to obtain the actual input current of the device.
+
Buffer
C2
1 µF
DUT
−
R8
1.8 kΩ, 1%
−
U1a
1/4 TLC274CN
+
Triangle
Generator
R3
100 kΩ
R7
1 MΩ
R4
47 kΩ
R1
240 kΩ
C1
0.1 µF
R6
5.1 kΩ
R2
10 kΩ
C3
0.68 µF
U1c
1/4 TLC274CN
−
U1b
1/4 TLC274C
R5
1.8 kΩ, 1%
+
VDD
Integrator
C4
0.1 µF
R9
10 kΩ, 1%
R10
100 Ω, 1%
Figure 2. Circuit for Input Offset Voltage Measurement
6
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
VIO
(X100)
 SLCS114D − NOVEMBER 1983 − REVISED APRIL 2004
PARAMETER MEASUREMENT INFORMATION
Response time is defined as the interval between the application of an input step function and the instant when the
output reaches 50% of its maximum value. Response time, low-to-high level output, is measured from the leading
edge of the input pulse, while response time, high-to-low level output, is measured from the trailing edge of the input
pulse. Response-time measurement at low input signal levels can be greatly affected by the input offset voltage. The
offset voltage should be balanced by the adjustment at the inverting input as shown in Figure 3, so that the circuit
is just at the transition point. Then a low signal, for example 105-mV or 5-mV overdrive, causes the output to change
state.
VDD
5.1 kΩ
Pulse
Generator
DUT
50 Ω
CL
(see Note A)
1V
Input Offset Voltage
Compensation Adjustment
1 µF
10 Ω
10 Turn
1 kΩ
−1 V
0.1 µF
TEST CIRCUIT
Overdrive
100 mV
Overdrive
Input
Input
100 mV
90%
90%
ÁÁÁ
Low-to-HighLevel Output
50%
High-to-LowLevel Output
10%
tr
50%
10%
tf
tPHL
tPLH
VOLTAGE WAVEFORMS
NOTE A: CL includes probe and jig capacitance.
Figure 3. Response, Rise, and Fall Times Circuit and Voltage Waveforms
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
7
 SLCS114D − NOVEMBER 1983 − REVISED APRIL 2004
PRINCIPLES OF OPERATION
LinCMOS process
The LinCMOS process is a Linear polysilicon-gate complementary-MOS process. Primarily designed for
single-supply applications, LinCMOS products facilitate the design of a wide range of high-performance
analog functions, from operational amplifiers to complex mixed-mode converters.
While digital designers are experienced with CMOS, MOS technologies are relatively new for analog designers.
This short guide is intended to answer the most frequently asked questions related to the quality and reliability
of LinCMOS products. Further questions should be directed to the nearest Texas Instruments field sales office.
electrostatic discharge
CMOS circuits are prone to gate oxide breakdown when exposed to high voltages even if the exposure is only
for very short periods of time. Electrostatic discharge (ESD) is one of the most common causes of damage to
CMOS devices. It can occur when a device is handled without proper consideration for environmental
electrostatic charges, e.g. during board assembly. If a circuit in which one amplifier from a dual operational
amplifier is being used and the unused pins are left open, high voltages tends to develop. If there is no provision
for ESD protection, these voltages may eventually punch through the gate oxide and cause the device to fail.
To prevent voltage buildup, each pin is protected by internal circuitry.
Standard ESD-protection circuits safely shunt the ESD current by providing a mechanism whereby one or more
transistors break down at voltages higher than the normal operating voltages but lower than the breakdown
voltage of the input gate. This type of protection scheme is limited by leakage currents which flow through the
shunting transistors during normal operation after an ESD voltage has occurred. Although these currents are
small, on the order of tens of nanoamps, CMOS amplifiers are often specified to draw input currents as low as
tens of picoamps.
To overcome this limitation, Texas Instruments design engineers developed the patented ESD-protection circuit
shown in Figure 4. This circuit can withstand several successive 1-kV ESD pulses, while reducing or eliminating
leakage currents that may be drawn through the input pins. A more detailed discussion of the operation of Texas
Instruments’s ESD- protection circuit is presented on the next page.
All input and output pins on LinCMOS and Advanced LinCMOS products have associated ESD-protection
circuitry that undergoes qualification testing to withstand 1000 V discharged from a 100-pF capacitor through
a 1500-Ω resistor (human body model) and 200 V from a 100-pF capacitor with no current-limiting resistor
(charged device model). These tests simulate both operator and machine handling of devices during normal
test and assembly operations.
VDD
R1
Input
To Protected Circuit
R2
Q1
Q2
D1
D2
VSS
Figure 4. LinCMOS ESD-Protection Schematic
Advanced LinCMOS is a trademark of Texas Instruments Incorporated.
8
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
D3
 SLCS114D − NOVEMBER 1983 − REVISED APRIL 2004
PRINCIPLES OF OPERATION
input protection circuit operation
Texas Instruments patented protection circuitry allows for both positive-and negative-going ESD transients.
These transients are characterized by extremely fast rise times and usually low energies and can occur both
when the device has all pins open and when it is installed in a circuit.
positive ESD transients
Initial positive charged energy is shunted through Q1 to VSS. Q1 turns on when the voltage at the input rises
above the voltage on the VDD pin by a value equal to the VEB of Q1. The base current increases through R2
with input current as Q1 saturates. The base current through R2 forces the voltage at the drain and gate of Q2
to exceed its threshold level (VT ~ 22 V to 26 V) and turn Q2 on. The shunted input current through Q1 to VSS
is now shunted through the n-channel enhancement-type MOSFET Q2 to VSS. If the voltage on the input pin
continues to rise, the breakdown voltage of the zener diode D3 is exceeded, and all remaining energy is
dissipated in R1 and D3. The breakdown voltage of D3 is designed to be 24 to 27 V, which is well below the gate
oxide voltage of the circuit to be protected.
negative ESD transients
The negative charged ESD transients are shunted directly through D1. Additional energy is dissipated in R1
and D2 as D2 becomes forward biased. The voltage seen by the protected circuit is −0.3 V to −1 V (the forward
voltage of D1 and D2).
circuit-design considerations
LinCMOS products are being used in actual circuit environments that have input voltages that exceed the
recommended common-mode input voltage range and activate the input protection circuit. Even under normal
operation, these conditions occur during circuit power up or power down, and in many cases, when the device
is being used for a signal conditioning function. The input voltages can exceed VICR and not damage the device
only if the inputs are current limited. The recommended current limit shown on most product data sheets is
± 5 mA. Figure 5 and Figure 6 show typical characteristics for input voltage versus input current.
Normal operation and correct output state can be expected even when the input voltage exceeds the positive
supply voltage. Again, the input current should be externally limited even though internal positive current limiting
is achieved in the input protection circuit by the action of Q1. When Q1 is on, it saturates and limits the current
to approximately 5-mA collector current by design. When saturated, Q1 base current increases with input
current. This base current is forced into the VDD pin and into the device IDD or the VDD supply through R2
producing the current limiting effects shown in Figure 5. This internal limiting lasts only as long as the input
voltage is below the VT of Q2.
When the input voltage exceeds the negative supply voltage, normal operation is affected and output voltage
states may not be correct. Also, the isolation between channels of multiple devices (duals and quads) can be
severely affected. External current limiting must be used since this current is directly shunted by D1 and D2 and
no internal limiting is achieved. If normal output voltage states are required, an external input voltage clamp is
required (see Figure 7).
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
9
 SLCS114D − NOVEMBER 1983 − REVISED APRIL 2004
PRINCIPLES OF OPERATION
circuit-design considerations (continued)
INPUT CURRENT
vs
INPUT VOLTAGE
INPUT CURRENT
vs
INPUT VOLTAGE
8
10
TA = 25°C
TA = 25°C
9
7
8
Input Current − mA
Input Current − mA
6
5
4
3
7
6
5
4
3
2
2
1
1
0
VDD
VDD + 4
VDD + 8
Input Voltage − V
0
VDD − 0.3
VDD + 12
VDD − 0.5
VDD − 0.7
Input Voltage − V
VDD − 0.9
Figure 6
Figure 5
VDD
Positive Voltage Input Current LImit:
RI =
RI
VI
See Note A
+
Vref
TLC372
−
RL
+VI − VDD − 0.3 V
5 mA
Negative Voltage Input Current LImit:
RI =
−VI − VDD − (− 0.3 V)
5 mA
NOTE A: If the correct output state is required when the negative input exceeds VSS, a schottky clamp is required.
Figure 7. Typical Input Current-Limiting Configuration for a LinCMOS Comparator
10
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
PACKAGE OPTION ADDENDUM
www.ti.com
22-Feb-2005
PACKAGING INFORMATION
Orderable Device
Status (1)
Package
Type
Package
Drawing
Pins Package Eco Plan (2)
Qty
Lead/Ball Finish
MSL Peak Temp (3)
5962-87658012A
ACTIVE
LCCC
FK
20
1
None
5962-8765801PA
ACTIVE
CDIP
JG
8
1
None
POST-PLATE Level-NC-NC-NC
A42 SNPB
5962-9554901NXDR
ACTIVE
SOIC
D
8
2500
None
CU NIPDAU
Level-1-220C-UNLIM
TLC372CD
ACTIVE
SOIC
D
8
75
Pb-Free
(RoHS)
CU NIPDAU
Level-2-260C-1YEAR/
Level-1-220C-UNLIM
TLC372CDR
ACTIVE
SOIC
D
8
2500
Pb-Free
(RoHS)
CU NIPDAU
Level-2-260C-1YEAR/
Level-1-220C-UNLIM
TLC372CP
ACTIVE
PDIP
P
8
50
Pb-Free
(RoHS)
CU NIPDAU
Level-NC-NC-NC
TLC372CPSR
ACTIVE
SO
PS
8
2000
None
CU NIPDAU
Level-1-220C-UNLIM
TLC372CPW
ACTIVE
TSSOP
PW
8
150
None
CU NIPDAU
Level-1-220C-UNLIM
TLC372CPWLE
OBSOLETE
TSSOP
PW
8
None
Call TI
TLC372CPWR
ACTIVE
TSSOP
PW
8
2000
None
CU NIPDAU
Level-1-220C-UNLIM
TLC372ID
ACTIVE
SOIC
D
8
75
Pb-Free
(RoHS)
CU NIPDAU
Level-2-260C-1YEAR/
Level-1-220C-UNLIM
TLC372IDR
ACTIVE
SOIC
D
8
2500
Pb-Free
(RoHS)
CU NIPDAU
Level-2-260C-1YEAR/
Level-1-220C-UNLIM
TLC372IP
ACTIVE
PDIP
P
8
50
Pb-Free
(RoHS)
CU NIPDAU
Level-NC-NC-NC
Level-NC-NC-NC
Call TI
TLC372MD
ACTIVE
SOIC
D
8
75
None
CU NIPDAU
Level-1-220C-UNLIM
TLC372MDR
ACTIVE
SOIC
D
8
2500
None
CU NIPDAU
Level-3-245C-168 HR
TLC372MFKB
ACTIVE
LCCC
FK
20
1
None
POST-PLATE Level-NC-NC-NC
TLC372MJG
ACTIVE
CDIP
JG
8
1
None
A42 SNPB
Level-NC-NC-NC
TLC372MJGB
ACTIVE
CDIP
JG
8
1
None
A42 SNPB
Level-NC-NC-NC
TLC372MP
ACTIVE
PDIP
P
8
50
None
Call TI
Level-NC-NC-NC
TLC372MUB
ACTIVE
CFP
U
10
1
None
A42 SNPB
Level-NC-NC-NC
TLC372QD
ACTIVE
SOIC
D
8
75
None
CU NIPDAU
Level-1-220C-UNLIM
TLC372QDR
ACTIVE
SOIC
D
8
2500
None
CU NIPDAU
Level-1-220C-UNLIM
(1)
The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in
a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
(2)
Eco Plan - May not be currently available - please check http://www.ti.com/productcontent for the latest availability information and additional
product content details.
None: Not yet available Lead (Pb-Free).
Pb-Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements
for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered
at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.
Green (RoHS & no Sb/Br): TI defines "Green" to mean "Pb-Free" and in addition, uses package materials that do not contain halogens,
including bromine (Br) or antimony (Sb) above 0.1% of total product weight.
(3)
MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDECindustry standard classifications, and peak solder
temperature.
Addendum-Page 1
PACKAGE OPTION ADDENDUM
www.ti.com
22-Feb-2005
Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is
provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the
accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take
reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on
incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited
information may not be available for release.
In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI
to Customer on an annual basis.
Addendum-Page 2
MECHANICAL DATA
MCER001A – JANUARY 1995 – REVISED JANUARY 1997
JG (R-GDIP-T8)
CERAMIC DUAL-IN-LINE
0.400 (10,16)
0.355 (9,00)
8
5
0.280 (7,11)
0.245 (6,22)
1
0.063 (1,60)
0.015 (0,38)
4
0.065 (1,65)
0.045 (1,14)
0.310 (7,87)
0.290 (7,37)
0.020 (0,51) MIN
0.200 (5,08) MAX
Seating Plane
0.130 (3,30) MIN
0.023 (0,58)
0.015 (0,38)
0°–15°
0.100 (2,54)
0.014 (0,36)
0.008 (0,20)
4040107/C 08/96
NOTES: A.
B.
C.
D.
E.
All linear dimensions are in inches (millimeters).
This drawing is subject to change without notice.
This package can be hermetically sealed with a ceramic lid using glass frit.
Index point is provided on cap for terminal identification.
Falls within MIL STD 1835 GDIP1-T8
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
MECHANICAL DATA
MCFP001A – JANUARY 1995 – REVISED DECEMBER 1995
U (S-GDFP-F10)
CERAMIC DUAL FLATPACK
Base and Seating Plane
0.250 (6,35)
0.246 (6,10)
0.045 (1,14)
0.026 (0,66)
0.008 (0,20)
0.004 (0,10)
0.080 (2,03)
0.050 (1,27)
0.300 (7,62) MAX
1
0.019 (0,48)
0.015 (0,38)
10
0.050 (1,27)
0.280 (7,11)
0.230 (5,84)
5
6
4 Places
0.005 (0,13) MIN
0.350 (8,89)
0.250 (6,35)
0.350 (8,89)
0.250 (6,35)
4040179 / B 03/95
NOTES: A.
B.
C.
D.
E.
All linear dimensions are in inches (millimeters).
This drawing is subject to change without notice.
This package can be hermetically sealed with a ceramic lid using glass frit.
Index point is provided on cap for terminal identification only.
Falls within MIL STD 1835 GDFP1-F10 and JEDEC MO-092AA
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
MECHANICAL DATA
MLCC006B – OCTOBER 1996
FK (S-CQCC-N**)
LEADLESS CERAMIC CHIP CARRIER
28 TERMINAL SHOWN
18
17
16
15
14
13
NO. OF
TERMINALS
**
12
19
11
20
10
A
B
MIN
MAX
MIN
MAX
20
0.342
(8,69)
0.358
(9,09)
0.307
(7,80)
0.358
(9,09)
28
0.442
(11,23)
0.458
(11,63)
0.406
(10,31)
0.458
(11,63)
21
9
22
8
44
0.640
(16,26)
0.660
(16,76)
0.495
(12,58)
0.560
(14,22)
23
7
52
0.739
(18,78)
0.761
(19,32)
0.495
(12,58)
0.560
(14,22)
24
6
68
0.938
(23,83)
0.962
(24,43)
0.850
(21,6)
0.858
(21,8)
84
1.141
(28,99)
1.165
(29,59)
1.047
(26,6)
1.063
(27,0)
B SQ
A SQ
25
5
26
27
28
1
2
3
4
0.080 (2,03)
0.064 (1,63)
0.020 (0,51)
0.010 (0,25)
0.020 (0,51)
0.010 (0,25)
0.055 (1,40)
0.045 (1,14)
0.045 (1,14)
0.035 (0,89)
0.045 (1,14)
0.035 (0,89)
0.028 (0,71)
0.022 (0,54)
0.050 (1,27)
4040140 / D 10/96
NOTES: A.
B.
C.
D.
E.
All linear dimensions are in inches (millimeters).
This drawing is subject to change without notice.
This package can be hermetically sealed with a metal lid.
The terminals are gold plated.
Falls within JEDEC MS-004
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
MECHANICAL DATA
MPDI001A – JANUARY 1995 – REVISED JUNE 1999
P (R-PDIP-T8)
PLASTIC DUAL-IN-LINE
0.400 (10,60)
0.355 (9,02)
8
5
0.260 (6,60)
0.240 (6,10)
1
4
0.070 (1,78) MAX
0.325 (8,26)
0.300 (7,62)
0.020 (0,51) MIN
0.015 (0,38)
Gage Plane
0.200 (5,08) MAX
Seating Plane
0.010 (0,25) NOM
0.125 (3,18) MIN
0.100 (2,54)
0.021 (0,53)
0.015 (0,38)
0.430 (10,92)
MAX
0.010 (0,25) M
4040082/D 05/98
NOTES: A. All linear dimensions are in inches (millimeters).
B. This drawing is subject to change without notice.
C. Falls within JEDEC MS-001
For the latest package information, go to http://www.ti.com/sc/docs/package/pkg_info.htm
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
MECHANICAL DATA
MTSS001C – JANUARY 1995 – REVISED FEBRUARY 1999
PW (R-PDSO-G**)
PLASTIC SMALL-OUTLINE PACKAGE
14 PINS SHOWN
0,30
0,19
0,65
14
0,10 M
8
0,15 NOM
4,50
4,30
6,60
6,20
Gage Plane
0,25
1
7
0°– 8°
A
0,75
0,50
Seating Plane
0,15
0,05
1,20 MAX
PINS **
0,10
8
14
16
20
24
28
A MAX
3,10
5,10
5,10
6,60
7,90
9,80
A MIN
2,90
4,90
4,90
6,40
7,70
9,60
DIM
4040064/F 01/97
NOTES: A.
B.
C.
D.
All linear dimensions are in millimeters.
This drawing is subject to change without notice.
Body dimensions do not include mold flash or protrusion not to exceed 0,15.
Falls within JEDEC MO-153
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
IMPORTANT NOTICE
Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications,
enhancements, improvements, and other changes to its products and services at any time and to discontinue
any product or service without notice. Customers should obtain the latest relevant information before placing
orders and should verify that such information is current and complete. All products are sold subject to TI’s terms
and conditions of sale supplied at the time of order acknowledgment.
TI warrants performance of its hardware products to the specifications applicable at the time of sale in
accordance with TI’s standard warranty. Testing and other quality control techniques are used to the extent TI
deems necessary to support this warranty. Except where mandated by government requirements, testing of all
parameters of each product is not necessarily performed.
TI assumes no liability for applications assistance or customer product design. Customers are responsible for
their products and applications using TI components. To minimize the risks associated with customer products
and applications, customers should provide adequate design and operating safeguards.
TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right,
copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process
in which TI products or services are used. Information published by TI regarding third-party products or services
does not constitute a license from TI to use such products or services or a warranty or endorsement thereof.
Use of such information may require a license from a third party under the patents or other intellectual property
of the third party, or a license from TI under the patents or other intellectual property of TI.
Reproduction of information in TI data books or data sheets is permissible only if reproduction is without
alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction
of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for
such altered documentation.
Resale of TI products or services with statements different from or beyond the parameters stated by TI for that
product or service voids all express and any implied warranties for the associated TI product or service and
is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.
Following are URLs where you can obtain information on other Texas Instruments products and application
solutions:
Products
Applications
Amplifiers
amplifier.ti.com
Audio
www.ti.com/audio
Data Converters
dataconverter.ti.com
Automotive
www.ti.com/automotive
DSP
dsp.ti.com
Broadband
www.ti.com/broadband
Interface
interface.ti.com
Digital Control
www.ti.com/digitalcontrol
Logic
logic.ti.com
Military
www.ti.com/military
Power Mgmt
power.ti.com
Optical Networking
www.ti.com/opticalnetwork
Microcontrollers
microcontroller.ti.com
Security
www.ti.com/security
Telephony
www.ti.com/telephony
Video & Imaging
www.ti.com/video
Wireless
www.ti.com/wireless
Mailing Address:
Texas Instruments
Post Office Box 655303 Dallas, Texas 75265
Copyright  2005, Texas Instruments Incorporated