TI TLC0834ID

TLC0834C, TLC0834I, TLC0838C, TLC0838I
8-BIT ANALOG-TO-DIGITAL CONVERTERS WITH SERIAL CONTROL
SLAS094C – MARCH 1995 – REVISED APRIL 1997
D
D
D
D
D
D
D
D
D
D
8-Bit Resolution
Easy Microprocessor Interface or
Stand-Alone Operation
Operates Ratiometrically or With 5-V
Reference
4- or 8-Channel Multiplexer Options With
Address Logic
Input Range 0 to 5 V With Single 5-V Supply
Remote Operation With Serial Data Link
Inputs and Outputs Are Compatible With
TTL and MOS
Conversion Time of 32 µs at
fclock = 250 kHz
Functionally Equivalent to the ADC0834
and ADC0838 Without the Internal Zener
Regulator Network
Total Unadjusted Error . . . ±1 LSB
TLC0834 . . . D OR N PACKAGE
(TOP VIEW)
NC
CS
CH0
CH1
CH2
CH3
DGTL GND
1
14
2
13
3
12
4
11
5
10
6
9
7
8
VCC
DI
CLK
SARS
DO
REF
ANLG GND
TLC0838 . . . DW OR N PACKAGE
(TOP VIEW)
CH0
CH1
CH2
CH3
CH4
CH5
CH6
CH7
COM
DGTL GND
description
These
devices
are
8-bit
successiveapproximation analog-to-digital converters, each
with
an
input-configurable
multichannel
multiplexer and serial input/output. The serial
input/output is configured to interface with
standard shift registers or microprocessors.
Detailed information on interfacing with most
popular microprocessors is readily available from
the factory.
1
20
2
19
3
18
4
17
5
16
6
15
7
14
8
13
9
12
10
11
VCC
NC
CS
DI
CLK
SARS
DO
SE
REF
ANLG GND
The TLC0834 (4-channel) and TLC0838 (8-channel) multiplexer is software configured for single-ended or
differential inputs as well as pseudo-differential input assignments. The differential analog voltage input allows
for common-mode rejection or offset of the analog zero input voltage value. In addition, the voltage reference
input can be adjusted to allow encoding of any smaller analog voltage span to the full 8 bits of resolution.
The TLC0834C and TLC0838C are characterized for operation from 0°C to 70°C. The TLC0834I and TLC0838I
are characterized for operation from – 40°C to 85°C. The TLC0834Q is characterized for operation from – 40°C
to 125°C.
AVAILABLE OPTIONS
PACKAGE
TA
SMALL
OUTLINE
(D)
SMALL
OUTLINE
(DW)
PLASTIC DIP
(N)
0°C to 70°C
TLC0834CD
TLC0838CDW
TLC0834CN
TLC0838CN
– 40°C to 85°C
TLC0834ID
TLC0838IDW
TLC0834IN
TLC0838IN
– 40°C to 125°C
—
—
TLC0834QN
—
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of
Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.
Copyright  1997, Texas Instruments Incorporated
PRODUCTION DATA information is current as of publication date.
Products conform to specifications per the terms of Texas Instruments
standard warranty. Production processing does not necessarily include
testing of all parameters.
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
2–1
CS
DI
(see Note A)
Start
Flip-Flop
16
18
CS
18
CLK
17
15
R
D
SARS
S
5-Bit Shift Register
R
CLK
SELECT0 SELECT1
TLC0838
Only
SE
POST OFFICE BOX 655303
TLC0834
TLC0838
• DALLAS, TEXAS 75265
CH0
CH1
CH2
CH3
CH4
CH5
CH6
CH7
COM
1
2
3
4
5
6
7
8
9
ODD\ EVEN SGL\ DIF START
To Internal
Circuits
CLK
Analog
MUX
S
Time
Delay
18
EN
CS
Comparator
REF
R
Ladder
and
Decoder
SAR
Logic
and
Latch
12
Bits 0–7
One
Shot
CS
18
CS
18
EN
R
CLK
Bits 0–7
Bit 1
MSB
First
NOTE A: For the TLC0834, DI is input directly to the D input of SELECT1; SELECT0 is forced to a high.
B: Terminal numbers shown are for the DW or N package.
R
LSB
First
9-Bit
Shift
Register
EOC
CS
18
R
CLK
CS
18
14
DO
D
TLC0834C, TLC0834I, TLC0838C, TLC0838I
8-BIT ANALOG-TO-DIGITAL CONVERTERS WITH SERIAL CONTROL
CLK
SLAS094C – MARCH 1995 – REVISED APRIL 1997
2–2
functional block diagram
TLC0834C, TLC0834I, TLC0838C, TLC0838I
8-BIT ANALOG-TO-DIGITAL CONVERTERS WITH SERIAL CONTROL
SLAS094C – MARCH 1995 – REVISED APRIL 1997
functional description
The TLC0834 and TLC0838 use a sample-data-comparator structure that converts differential analog inputs
by a successive-approximation routine. Operation of both devices is similar with the exception of SE, an analog
common input, and multiplexer addressing. The input voltage to be converted is applied to a channel terminal
and is compared to ground (single ended), to an adjacent input (differential), or to a common terminal (pseudo
differential) that can be an arbitrary voltage. The input terminals are assigned a positive (+) or negative (–)
polarity. When the signal input applied to the assigned positive terminal is less than the signal on the negative
terminal, the converter output is all zeros.
Channel selection and input configuration are under software control using a serial-data link from the controlling
processor. A serial-communication format allows more functions to be included in a converter package with no
increase in size. In addition, it eliminates the transmission of low-level analog signals by locating the converter
at the analog sensor and communicating serially with the controlling processor. This process returns noise-free
digital data to the processor.
A particular input configuration is assigned during the multiplexer-addressing sequence. The multiplexer
address shifts into the converter through the data input (DI) line. The multiplexer address selects the analog
inputs to be enabled and determines whether the input is single ended or differential. When the input is
differential, the polarity of the channel input is assigned. Differential inputs are assigned to adjacent channel
pairs. For example, channel 0 and channel 1 may be selected as a differential pair. These channels cannot act
differentially with any other channel. In addition to selecting the differential mode, the polarity may also be
selected. Either channel of the channel pair may be designated as the negative or positive input.
The common input on the TLC0838 can be used for a pseudo-differential input. In this mode, the voltage on
the common input is considered to be the negative differential input for all channel inputs. This voltage can be
any reference potential common to all channel inputs. Each channel input can then be selected as the positive
differential input. This feature is useful when all analog circuits are biased to a potential other than ground.
A conversion is initiated by setting CS low, which enables all logic circuits. CS must be held low for the complete
conversion process. A clock input is then received from the processor. On each low-to-high transition of the
clock input, the data on DI is clocked into the multiplexer-address shift register. The first logic high on the input
is the start bit. A 3- to 4-bit assignment word follows the start bit. On each successive low-to-high transition of
the clock input, the start bit and assignment word are shifted through the shift register. When the start bit is
shifted into the start location of the multiplexer register, the input channel is selected and conversion starts. The
SAR status output (SARS) goes high to indicate that a conversion is in progress, and DI to the multiplexer shift
register is disabled for the duration of the conversion.
An interval of one clock period is automatically inserted to allow the selected multiplexed channel to settle. DO
comes out of the high-impedance state and provides a leading low for one clock period of multiplexer settling
time. The SAR comparator compares successive outputs from the resistive ladder with the incoming analog
signal. The comparator output indicates whether the analog input is greater than or less than the resistive-ladder
output. As the conversion proceeds, conversion data is simultaneously output from DO, with the most significant
bit (MSB) first. After eight clock periods, the conversion is complete and SARS goes low.
The TLC0834 outputs the least-significant-bit (LSB) first data after the MSB-first data stream. When SE is held
high on the TLC0838, the value of the LSB remains on the data line. When SE is forced low, the data is then
clocked out as LSB-first data. (To output LSB first, SE must first go low, then the data stored in the 9-bit shift
register outputs LSB first.) When CS goes high, all internal registers are cleared. At this time, the output circuits
go to the high-impedance state. If another conversion is desired, CS must make a high-to-low transition followed
by address information.
DI and DO can be tied together and controlled by a bidirectional processor I/O bit received on a single wire. This
is possible because DI is only examined during the multiplexer-addressing interval and DO is still in the
high-impedance state.
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
2–3
TLC0834C, TLC0834I, TLC0838C, TLC0838I
8-BIT ANALOG-TO-DIGITAL CONVERTERS WITH SERIAL CONTROL
SLAS094C – MARCH 1995 – REVISED APRIL 1997
sequence of operation
TLC0834
1
2
3
4
5
7
6
10
11
12
13
15
14
18
19
20
21
CLK
tconv
CS
tsu
Start
Bit
+Sign
SELECT
Bit
Bit 1
SGL ODD
Don’t Care
DI
DIF
EVEN
1
Hi-Z
SARS
Mux Settling Time
MSB-First Data
DO
Hi-Z
LSB-First Data
Hi-Z
LSB
MSB
7
6
2
1
0
MSB
1
2
TLC0834 MUX-ADDRESS CONTROL LOGIC TABLE
MUX ADDRESS
CHANNEL NUMBER
CH0 CH1 CH2 CH3
ODD/EVEN
SELECT BIT 1
SGL/DIF
+
–
L
L
L
+
–
L
H
L
–
+
L
L
H
–
+
L
H
H
+
H
L
L
+
H
H
L
+
H
L
H
+
H
H
H
H = high level, L = low level, – or + = terminal polarity for the selected
input channel
2–4
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
6
7
TLC0834C, TLC0834I, TLC0838C, TLC0838I
8-BIT ANALOG-TO-DIGITAL CONVERTERS WITH SERIAL CONTROL
SLAS094C – MARCH 1995 – REVISED APRIL 1997
sequence of operation
TLC0838
1
2
3
4
5
6
7
8
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
CLK
tconv
tsu
CS
Mux
Addressing
tsu
+
Sign SEL
Start
Bit
Bit
1
Bit SGL ODD
SEL
Bit
0
Don’t Care
DI
DIF
EVEN
1
0
Hi-Z
Hi-Z
SARS
SE
LSB-First Data
MSB-First Data
Hi-Z
Hi-Z
7
MSB
LSB
MSB
DO
6
2
1
0
1
2
3
4
5
6
7
SE Used to Control LSB-First Data
SE
Mux Settling
Time
MSB-First Data
DO
LSB Held
MSB
7
LSB-First Data
MSB
LSB
6
2
1
POST OFFICE BOX 655303
0
• DALLAS, TEXAS 75265
1
2
3
4
5
6
7
2–5
TLC0834C, TLC0834I, TLC0838C, TLC0838I
8-BIT ANALOG-TO-DIGITAL CONVERTERS WITH SERIAL CONTROL
SLAS094C – MARCH 1995 – REVISED APRIL 1997
TLC0838 MUX-ADDRESS CONTROL LOGIC TABLE
MUX ADDRESS
SELECTED CHANNEL NUMBER
SELECT
0
SGL/DIF
ODD/EVEN
1
0
CH0
CH1
L
L
L
L
+
–
L
L
L
H
L
L
H
L
L
L
H
H
L
H
L
L
L
H
L
H
L
H
H
L
L
H
H
H
H
L
L
L
H
L
L
H
H
L
H
L
H
L
H
H
H
H
L
L
H
H
L
H
H
H
H
L
H
H
H
H
–
1
CH2
CH3
+
–
2
CH4
CH5
+
–
3
CH6
CH7
+
–
–
+
COM
+
–
+
–
+
+
–
+
–
+
–
+
–
+
–
+
–
+
–
+
–
H = high level, L = low level, – or + = polarity of external input
absolute maximum ratings over recommended operating free-air temperature range (unless
otherwise noted)†
Supply voltage, VCC (see Note 1) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 6.5 V
Input voltage range: Logic . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . – 0.3 V to VCC + 0.3 V
Analog . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . – 0.3 V to VCC+ 0.3 V
Input current, II . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . ± 5 mA
Total input current . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . ± 20 mA
Operating free-air temperature range, TA: C suffix . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 0°C to 70°C
I suffix . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . – 40°C to 85°C
Storage temperature range, Tstg . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . – 65°C to 150°C
Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds: N package . . . . . . . . . . . . . . . . . . . . . 260°C
† Stresses beyond those listed under “absolute maximum ratings” may cause permanent damage to the device. These are stress ratings only, and
functional operation of the device at these or any other conditions beyond those indicated under “recommended operating conditions” is not
implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
NOTE 1: All voltage values, except differential voltages, are with respect to the network ground terminal.
2–6
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
TLC0834C, TLC0834I, TLC0838C, TLC0838I
8-BIT ANALOG-TO-DIGITAL CONVERTERS WITH SERIAL CONTROL
SLAS094C – MARCH 1995 – REVISED APRIL 1997
recommended operating conditions
Supply voltage, VCC
High-level input voltage, VIH
MIN
NOM
MAX
4.5
5
5.5
2
Clock duty cycle (see Note 2)
V
V
Low-level input voltage, VIL
Clock frequency, fclock
UNIT
0.8
V
10
600
kHz
40%
60%
Pulse duration, CS high, twH(CS)
220
ns
Setup time, CS low, SE low, or data valid before CLK↑, tsu (see Figures 1 and 2)
350
ns
90
ns
Hold time, data valid after CLK↑, th (see Figure 1)
free air temperature,
temperature TA
Operating free-air
C suffix
I suffix
0
70
– 40
85
°C
NOTE 2: The clock-duty-cycle range ensures proper operation at all clock frequencies. When a clock frequency is used outside the
recommended duty-cycle range, the minimum pulse duration (high or low) is 1 µs.
electrical characteristics over recommended range of operating free-air temperature, VCC = 5 V,
fclock = 250 kHz (unless otherwise noted)
digital section
PARAMETER
VOH
High level output voltage
High-level
VOL
IIH
Low-level output voltage
IIL
IOH
Low-level input current
IOL
Low-level output (sink) current
IOZ
High-impedance-state
g
output
current (DO or SARS)
Ci
Input capacitance
High-level input current
High-level output (source) current
TEST CONDITIONS†
VCC = 4.75 V,
VCC = 4.75 V,
IOH = – 360 µA
IOH = – 10 µA
VCC = 5.25 V,
VIH = 5 V
IOL = 1.6 mA
VIH = 5 V
VIL = 0
VOH = 0,
VIL = 0
TA = 25°C
VOL = VCC,
VO = 5 V,
TA = 25°C
TA = 25°C
VO = 0,
TA = 25°C
C SUFFIX
MIN
TYP‡
I SUFFIX
MAX
MIN
2.8
2.4
4.6
4.5
TYP‡
MAX
V
0.34
– 6.5
0.005
1
– 0.005
–1
– 24
8
– 6.5
26
8
0.4
V
0.005
1
µA
– 0.005
–1
– 24
26
mA
3
0.01
3
– 0.01
–3
– 0.01
–3
5
• DALLAS, TEXAS 75265
µA
mA
0.01
Co
Output capacitance
5
† All parameters are measured under open-loop conditions with zero common-mode input voltage (unless otherwise specified).
‡ All typical values are at VCC = 5 V, TA = 25°C.
POST OFFICE BOX 655303
UNIT
µA
pF
pF
2–7
TLC0834C, TLC0834I, TLC0838C, TLC0838I
8-BIT ANALOG-TO-DIGITAL CONVERTERS WITH SERIAL CONTROL
SLAS094C – MARCH 1995 – REVISED APRIL 1997
analog and converter section
PARAMETER
VIC
Common-mode input voltage
g
On channel
II(
I(stdby)
tdb )
Off channel
Standby input current (see Note 4)
On channel
Off channel
ri(REF)
TEST CONDITIONS†
MIN
See Note 3
– 0.05
to
VCC+ 0.05
TYP‡
UNIT
V
VI = 5 V
VI = 0
1
–1
VI = 0
VI = 5 V
Input resistance to REF
MAX
–1
µA
1
1.3
2.4
5.9
kΩ
total device
PARAMETER
MIN
TYP‡
MAX
UNIT
ICC
Supply current
0.6
1.25
mA
† All parameters are measured under open-loop conditions with zero common-mode input voltage.
‡ All typical values are at VCC = 5 V, TA = 25°C.
NOTES: 3. When channel IN – is more positive than channel IN+, the digital output code is 0000 0000. Connected to each analog input are
two on-chip diodes that conduct forward current for analog input voltages one diode drop above VCC.Care must be taken during
testing at low VCC levels (4.5 V) because high-level analog input voltage (5 V) can, especially at high temperatures, cause the input
diode to conduct and cause errors for analog inputs that are near full scale. As long as the analog voltage does not exceed the supply
voltage by more than 50 mV, the output code is correct. To achieve an absolute 0- to 5-V input range requires a minimum VCC of
4.950 V for all variations of temperature and load.
4. Standby input currents go in or out of the on or off channels when the A/D converter is not performing conversion and the clock is
in a high or low steady-state condition.
operating characteristics, VCC = 5 V, fclock = 250 kHz, tr = tf = 20 ns, TA = 25°C
(unless otherwise noted)
TEST CONDITIONS§
PARAMETER
TYP
MAX
UNIT
± 1/16
± 1/4
LSB
Total unadjusted error (see Note 5)
VCC = 4.75 V to 5.25 V
Vref = 5 V,
TA = MIN to MAX
±1
LSB
Common-mode error
Differential mode
± 1/16
± 1/4
LSB
Supply-voltage variation error
MSB-first data
tpd
d
Propagation
g
delay
y time,, output
data after CLK↓ (see Note 6) (see Figure 2)
tdi
dis
Output disable time
time, DO or SARS after CS↑ (see Figure 3)
tconv
Conversion time (multiplexer-addressing time not included)
LSB-first data
MIN
1500
CL = 100pF
600
CL = 10 pF,
RL = 10 kΩ
250
CL = 100 pF,
RL = 2 kΩ
500
8
ns
ns
clock
periods
§ All parameters are measured under open-loop conditions with zero common-mode input voltage. For conditions shown as MIN or MAX, use the
appropriate value specified under recommended operating conditions.
NOTES: 5. Total unadjusted error includes offset, full-scale, linearity, and multiplexer errors.
6. The MSB-first data is output directly from the comparator and, therefore, requires additional delay to allow for comparator response
time.
2–8
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
TLC0834C, TLC0834I, TLC0838C, TLC0838I
8-BIT ANALOG-TO-DIGITAL CONVERTERS WITH SERIAL CONTROL
SLAS094C – MARCH 1995 – REVISED APRIL 1997
PARAMETER MEASUREMENT INFORMATION
VCC
CLK
50%
50%
GND
tsu
tsu
VCC
CS
0.4 V
GND
th
th
VCC
2V
2V
DI
0.4 V
0.4 V
GND
Figure 1. Data-Input Timing
VCC
CLK
50%
50%
GND
tpd
tpd
VCC
DO
50%
50%
GND
tsu
VCC
50%
SE
GND
Figure 2. Data-Output Timing
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
2–9
TLC0834C, TLC0834I, TLC0838C, TLC0838I
8-BIT ANALOG-TO-DIGITAL CONVERTERS WITH SERIAL CONTROL
SLAS094C – MARCH 1995 – REVISED APRIL 1997
PARAMETER MEASUREMENT INFORMATION
VCC
Test
Point
S1
RL
From Output
Under Test
CL
(see Note A)
S2
LOAD CIRCUIT
tr
tr
VCC
CS
50%
90%
10%
CS
10%
GND
S1 Open
S2 Closed
VCC
90%
DO and SARS
S1 Closed
S2 Open
GND
–VCC
10%
VOLTAGE WAVEFORMS
VOLTAGE WAVEFORMS
NOTE A: CL includes probe and jig capacitance.
Figure 3. Output Disable Time Test Circuit and Voltage Waveforms
2–10
GND
tdis
tdis
DO and SARS
VCC
90%
50%
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
GND
TLC0834C, TLC0834I, TLC0838C, TLC0838I
8-BIT ANALOG-TO-DIGITAL CONVERTERS WITH SERIAL CONTROL
SLAS094C – MARCH 1995 – REVISED APRIL 1997
TYPICAL CHARACTERISTICS
LINEARITY ERROR
vs
REFERENCE VOLTAGE
UNADJUSTED OFFSET ERROR
vs
REFERENCE VOLTAGE
1.5
VCC = 5 V
fclock = 250 kHz
TA = 25°C
VI(+) = VI(–) = 0 V
14
1.25
12
E L – Linearity Error – LSB
EO(unadj) – Unadjusted Offset Error – LSB
16
10
8
6
4
1
0.75
0.5
0.25
2
0
0.01
0.1
1
0
10
1
0
LINEARITY ERROR
vs
FREE-AIR TEMPERATURE
3
Vref = 5 V
fclock = 250 kHz
Vref = 5 V
VCC = 5 V
2.5
E L – Linearity Error – LSB
0.45
E L – Linearity Error – LSB
5
LINEARITY ERROR
vs
CLOCK FREQUENCY
0.5
0.4
0.35
0.3
2
1.5
85°C
1
25°C
– 40°C
0.5
0
4
Figure 5
Figure 4
– 25
3
Vref – Reference Voltage – V
Vref – Reference Voltage – V
0.25
– 50
2
25
50
75
100
0
0
100
TA – Free-Air Tempertature – °C
200
300
400
500
600
fclock – Clock Frequency – kHz
Figure 6
Figure 7
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
2–11
TLC0834C, TLC0834I, TLC0838C, TLC0838I
8-BIT ANALOG-TO-DIGITAL CONVERTERS WITH SERIAL CONTROL
SLAS094C – MARCH 1995 – REVISED APRIL 1997
TYPICAL CHARACTERISTICS
SUPPLY CURRENT
vs
CLOCK FREQUENCY
SUPPLY CURRENT
vs
FREE-AIR TEMPERATURE
1.5
1.5
VCC = 5 V
TA = 25°C
I CC – Supply Current – mA
I CC – Supply Current – mA
fclock = 250 kHz
CS = High
VCC = 5.5 V
VCC = 5 V
1
VCC = 4.5 V
0.5
– 50
1
0.5
0
– 25
0
25
50
75
100
0
100
TA – Free-Air Temperature — °C
200
Figure 9
OUTPUT CURRENT
vs
FREE-AIR TEMPERATURE
25
VCC = 5 V
I O – Output Current – mA
20
IOL (VOL = 5 V)
15
– IOH (VOH = 0 V)
10
– IOH (VOH = 2.4 V)
5
IOL (VOL = 0.4 V)
– 25
0
25
50
TA – Free-Air Temperature – °C
Figure 10
2–12
400
fclock – Clock Frequency – kHz
Figure 8
0
– 50
300
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
75
100
500
TLC0834C, TLC0834I, TLC0838C, TLC0838I
8-BIT ANALOG-TO-DIGITAL CONVERTERS WITH SERIAL CONTROL
SLAS094C – MARCH 1995 – REVISED APRIL 1997
Differential Nonlinearity – LSB
TYPICAL CHARACTERISTICS
1
0.5
0
Vref = 5 V
TA = 25°C
FCLK = 250 kHz
VDD = 5 V
–0.5
–1
0
32
64
96
128
160
192
224
256
224
256
Output Code
Figure 11. Differential Nonlinearity With Output Code
Integral Nonlinearity – LSB
1
Vref = 5 V
TA = 25°C
FCLK = 250 kHz
VDD = 5 V
0.5
0
–0.5
–1
0
32
64
96
128
160
192
Output Code
Figure 12. Integral Nonlinearity With Output Code
Total Unadjusted Error – LSB
1
Vref = 5 V
TA = 25°C
FCLK = 250 kHz
VDD = 5 V
0.5
0
–0.5
–1
0
32
64
96
128
160
192
224
256
Output Code
Figure 13. Total Unadjusted Error With Output Code
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
2–13
TLC0834C, TLC0834I, TLC0838C, TLC0838I
8-BIT ANALOG-TO-DIGITAL CONVERTERS WITH SERIAL CONTROL
SLAS094C – MARCH 1995 – REVISED APRIL 1997
2–14
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
IMPORTANT NOTICE
Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue
any product or service without notice, and advise customers to obtain the latest version of relevant information
to verify, before placing orders, that information being relied on is current and complete. All products are sold
subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those
pertaining to warranty, patent infringement, and limitation of liability.
TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in
accordance with TI’s standard warranty. Testing and other quality control techniques are utilized to the extent
TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily
performed, except those mandated by government requirements.
CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF
DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE (“CRITICAL
APPLICATIONS”). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR
WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER
CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO
BE FULLY AT THE CUSTOMER’S RISK.
In order to minimize risks associated with the customer’s applications, adequate design and operating
safeguards must be provided by the customer to minimize inherent or procedural hazards.
TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent
that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other
intellectual property right of TI covering or relating to any combination, machine, or process in which such
semiconductor products or services might be or are used. TI’s publication of information regarding any third
party’s products or services does not constitute TI’s approval, warranty or endorsement thereof.
Copyright  1998, Texas Instruments Incorporated