STMICROELECTRONICS VN5016AJTR-E

VN5016AJ-E
Single channel high side driver with analog
current sense for automotive applications
Features
Max supply voltage
VCC
41V
Operating voltage range
VCC
4.5 to 36V
Max On-State resistance (per ch.)
RON
16 mΩ
Current limitation (typ)
ILIMH
65A
Off state supply current
IS
2 µA
■
■
■
PowerSSO-12
Application
Main features
– Inrush current active management by
power limitation
– Very low stand-by current
– 3.0V CMOS compatible input
– Optimized electromagnetic emission
– Very low electromagnetic susceptibility
– In compliance with the 2002/95/EC
european directive
■
All types of resistive, inductive and capacitive
loads
Description
Diagnostic functions
– Proportional load current sense
– High current sense precision for wide range
currents
– Current sense disable
– Thermal shutdown indication
– Very low current sense leakage
Protection
– Undervoltage shut-down
– Overvoltage clamp
– Load current limitation
– Self limiting of fast thermal transients
– Protection against loss of ground and loss
of VCC
– Thermal shut down
– Reverse battery protection
– Electrostatic discharge protection
The VN5016AJ-E is a monolithic device made
using STMicroelectronics VIPower M0-5
technology. It is intended for driving resistive or
inductive loads with one side connected to
ground. Active VCC pin voltage clamp protects the
device against low energy spikes (see ISO7637
transient compatibility table). This device
integrates an analog current sense which delivers
a current proportional to the load current
(according to a known ratio) when CS_DIS is
driven low or left open.
When CS_DIS is driven high, the CURRENT
SENSE pin is in a high impedance condition.
Output current limitation protects the device in
overload condition. In case of long overload
duration, the device limits the dissipated power to
safe level up to thermal shut-down intervention.
Thermal shut-down with automatic restart allows
the device to recover normal operation as soon as
fault condition disappears.
Table 1. Device summary
Order codes
Package
PowerSSO-12
February 2008
Tube
Tape & Reel
VN5016AJ-E
VN5016AJTR-E
Rev 7
1/32
www.st.com
32
Contents
VN5016AJ-E
Contents
1
Block diagram and pin description . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 5
2
Electrical specifications . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7
3
2.1
Absolute maximum ratings . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7
2.2
Thermal data . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 8
2.3
Electrical characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 9
2.4
Electrical characteristics curves . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 19
Application Information . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 22
3.1
4
6
2/32
3.1.1
Solution 1 : resistor in the ground line (RGND only) . . . . . . . . . . . . . . . 22
3.1.2
Solution 2 : diode (DGND) in the ground line . . . . . . . . . . . . . . . . . . . . 23
3.2
Load dump protection . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 23
3.3
MCU I/Os protection . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 23
3.4
Maximum demagnetization energy (VCC = 13.5V) . . . . . . . . . . . . . . . . . . 24
Package and PCB thermal data . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 25
4.1
5
GND protection network against reverse battery . . . . . . . . . . . . . . . . . . . 22
PowerSSO-12™ thermal data . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 25
Package information . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 28
5.1
ECOPACK® packages . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 28
5.2
PowerSSO-12™ package information . . . . . . . . . . . . . . . . . . . . . . . . . . . 28
5.3
PowerSSO-12™ packing information . . . . . . . . . . . . . . . . . . . . . . . . . . . . 30
Revision history . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 31
VN5016AJ-E
List of tables
List of tables
Table 2.
Table 3.
Table 4.
Table 5.
Table 6.
Table 7.
Table 9.
Table 8.
Table 10.
Table 11.
Table 12.
Table 13.
Table 14.
Table 15.
Pin function . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 5
Suggested connections for unused and N.C. pins . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 6
Absolute maximum ratings . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7
Thermal data. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 8
Power section . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 9
Switching (VCC=13V, Tj=25°C) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 9
Protections and diagnostics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 10
Logic input . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 10
Current sense (8V<VCC<16V) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 11
Truth table. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 16
Electrical transient requirements . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 17
Thermal parameter . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 27
PowerSSO-12™ mechanical data . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 29
Document revision history . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 31
3/32
List of figures
VN5016AJ-E
List of figures
Figure 1.
Figure 2.
Figure 3.
Figure 4.
Figure 5.
Figure 6.
Figure 7.
Figure 8.
Figure 9.
Figure 10.
Figure 11.
Figure 12.
Figure 13.
Figure 14.
Figure 15.
Figure 16.
Figure 17.
Figure 18.
Figure 19.
Figure 20.
Figure 21.
Figure 22.
Figure 23.
Figure 24.
Figure 25.
Figure 26.
Figure 27.
Figure 28.
Figure 29.
Figure 30.
Figure 31.
Figure 32.
Figure 33.
Figure 34.
4/32
Block diagram . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 5
Configuration diagram (top view) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 6
Current and voltage conventions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7
Current sense delay characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 13
Delay response time between rising edge of ouput current and rising edge of current sense
(CS enabled) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .13
IOUT/ISENSE Vs. IOUT . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 14
Maximum current sense ratio drift vs load current . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 14
Switching characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15
Output voltage drop limitation . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15
Waveforms . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 18
Off state output current . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 19
High level input current . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 19
Input clamp voltage. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 19
Input low level . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 19
Input high level . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 19
Input hysteresis voltage . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 19
On state resistance vs. Tcase . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 20
On state resistance vs. VCC . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 20
Undervoltage shutdown . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 20
Turn - On voltage slope . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 20
ILIMH vs. Tcase . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 20
Turn - Off voltage slope . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 20
CS_DIS high level voltage . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 21
CS_DIS clamp voltage . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 21
CS_DIS low level voltage . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 21
Application schematic . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 22
Maximum turn Off current versus load inductance . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 24
PowerSSO-12™ PC board . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 25
Rthj-amb vs. PCB copper area in open box free air condition . . . . . . . . . . . . . . . . . . . . . . 25
PowerSSO-12™ thermal impedance junction ambient single pulse . . . . . . . . . . . . . . . . . 26
Thermal fitting model of a single channel HSD in PowerSSO-12™ . . . . . . . . . . . . . . . . . 26
PowerSSO-12™ package dimensions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 28
PowerSSO-12™ tube shipment (no suffix) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 30
PowerSSO-12™ tape and reel shipment (suffix “TR”) . . . . . . . . . . . . . . . . . . . . . . . . . . . . 30
VN5016AJ-E
1
Block diagram and pin description
Block diagram and pin description
Figure 1.
Block diagram
VCC
VCC
CLAMP
UNDERVOLTAGE
PwCLAMP
DRIVER
OUTPUT
GND
ILIM
VDSLIM
LOGIC
PwrLIM
INPUT
OVERTEMP.
IOUT
K
CURRENT
SENSE
CS_DIS
Table 2.
Pin function
Name
VCC
OUTPUT
GND
INPUT
CURRENT
SENSE
CS_DIS
Function
Battery connection.
Power output.
Ground connection. Must be reverse battery protected by an external
diode/resistor network.
Voltage controlled input pin with hysteresis, CMOS compatible. Controls output
switch state.
Analog current sense pin, delivers a current proportional to the load current.
Active high CMOS compatible pin, to disable the current sense pin.
5/32
Block diagram and pin description
Figure 2.
VN5016AJ-E
Configuration diagram (top view)
TAB = Vcc
VCC
GND
INPUT
CURRENT SENSE
CS_DIS
VCC
Table 3.
OUTPUT
OUTPUT
OUTPUT
OUTPUT
OUTPUT
OUTPUT
Suggested connections for unused and N.C. pins
Connection / Pin
Current Sense
N.C.
Output
Input
CS_DIS
Floating
N.R.(1)
X
X
X
X
To ground
Through 1KΩ
resistor
X
N.R.(1)
Through 10KΩ
resistor
Through 10KΩ
resistor
(1) Not recommended.
6/32
12
11
10
9
8
7
1
2
3
4
5
6
VN5016AJ-E
2
Electrical specifications
Electrical specifications
Figure 3.
Current and voltage conventions
IS
VCC
ICSD
VF
VCC
IOUT
CS_DIS
OUTPUT
VOUT
VCSD
IIN
INPUT
ISENSE
CURRENT SENSE
VIN
GND
VSENSE
IGND
Note:
VFn = VOUTn - VCC during reverse battery condition.
2.1
Absolute maximum ratings
Stressing the device above the ratings listed in the “Absolute maximum ratings” tables may
cause permanent damage to the device. These are stress ratings only and operation of the
device at these or any other conditions above those indicated in the Operating sections of
this specification is not implied. Exposure to the conditions in this section for extended
periods may affect device reliability. Refer also to the STMicroelectronics SURE Program
and other relevant quality documents.
Table 4.
Absolute maximum ratings
Symbol
Parameter
Value
Unit
VCC
DC supply voltage
41
V
-VCC
Reverse DC supply voltage
0.3
V
-IGND
DC reverse ground pin current
200
mA
IOUT
DC output current
Internally limited
A
-IOUT
Reverse DC output current
30
A
DC input current
-1 to 10
mA
DC current sense disable input current
-1 to 10
mA
IIN
ICSD
-ICSENSE DC reverse CS pin current
VCSENSE Current sense maximum voltage
EMAX
Maximum switching energy
(L=0.75mH; RL=0Ω; Vbat=13.5V; Tjstart=150ºC;
IOUT = IlimL(Typ.) )
200
mA
VCC-41
+VCC
V
V
304
mJ
7/32
Electrical specifications
Table 4.
Absolute maximum ratings (continued)
Symbol
Parameter
Unit
VESD
4000
2000
4000
5000
5000
VESD
Charge device model (CDM-AEC-Q100-011)
750
V
Junction operating temperature
-40 to 150
°C
Storage temperature
-55 to 150
°C
Max value
Unit
0.5
°C/W
See Figure 29
°C/W
Tj
V
V
V
V
V
Thermal data
Table 5.
Symbol
Thermal data
Parameter
Rthj-case Thermal resistance junction-case
Rthj-amb
8/32
Value
Electrostatic discharge (Human Body Model: R=1.5KΩ;
C=100pF)
- INPUT
- CURRENT SENSE
- CS_DIS
- OUTPUT
- VCC
Tstg
2.2
VN5016AJ-E
Thermal resistance junction-ambient
VN5016AJ-E
2.3
Electrical specifications
Electrical characteristics
8V<VCC<36V; -40°C<Tj<150°C, unless otherwise specified.
.
Table 6.
Power section
Symbol
Parameter
VCC
Operating supply voltage
VUSD
VUSDhyst
RON
Vclamp
Test conditions
Min.
Typ.
Max.
Unit
4.5
13
36
V
Undervoltage shutdown
3.5
4.5
V
Undervoltage Shut-down
hysteresis
0.5
On state resistance
IOUT= 5A; Tj= 25°C
IOUT= 5A; Tj= 150°C
IOUT= 5A; VCC= 5V; Tj= 25°C
Clamp voltage
IS= 20mA
41
Off State; VCC=13V; Tj=25°C;
VIN=VOUT=VSENSE=VCSD=0V
IS
VF
16
32
20
mΩ
mΩ
mΩ
46
52
V
2(1)
5(1)
µA
1.5
3
mA
0.01
3
Supply current
On State; VCC=13V; VIN=5V;
IOUT=0A
IL(off)
V
Off state output current
Output - VCC diode
voltage
VIN=VOUT=0V; VCC=13V;
Tj=25°C
VIN=VOUT=0V; VCC=13V;
Tj=125°C
0
µA
0
5
IOUT= 6A; Tj= 150°C
0.7
V
Max.
Unit
(1) PowerMOS leakage included.
Table 7.
Symbol
Switching (VCC=13V, Tj=25°C)
Parameter
Test conditions
Min.
Typ.
td(on)
Turn-On delay time
RL= 2.6Ω (see Figure 8)
35
µs
td(off)
Turn-Off delay time
RL= 2.6Ω (see Figure 8)
50
µs
(dVOUT/dt)on Turn-On voltage slope
RL= 2.6Ω (see Figure 8)
See Figure 20
V/ µs
(dVOUT/dt)off Turn-Off voltage slope
RL= 2.6Ω (see Figure 8)
See Figure 22
V/ µs
WON
Switching energy losses
during twon
RL= 2.6Ω (see Figure 8)
1.1
mJ
WOFF
Switching energy losses
during twoff
RL= 2.6Ω (see Figure 8)
0.8
mJ
9/32
Electrical specifications
Table 8.
Symbol
VN5016AJ-E
Logic input
Parameter
VIL
Input low level voltage
IIL
Low level input current
VIH
Input high level voltage
IIH
High level input current
VI(hyst)
Input hysteresis voltage
VICL
CS_DIS low level voltage
ICSDL
Low level CS_DIS
current
VCSDH
CS_DIS high level
voltage
ICSDH
High level CS_DIS
current
VCSD(hyst)
CS_DIS hysteresis
voltage
Table 9.
Symbol
Unit
0.9
V
1
µA
2.1
V
10
7
V
V
0.9
V
-0.7
VCSD=0.9V
1
µA
2.1
V
VCSD=2.1V
10
0.25
7
-0.7
V
V
Protections and diagnostics (1)
Parameter
Test conditions
IlimL
Short circuit current
during thermal cycling
VCC=13V TR<Tj<TTSD
TTSD
Shutdown temperature
TR
Reset temperature
TRS
Thermal reset of
STATUS
Min.
Typ.
Max.
Unit
46
65
91
91
A
A
24
150
175
TRS +1
TRS +5
A
200
135
Thermal hysteresis
(TTSD -TR)
Turn-Off output voltage
clamp
IOUT=2A; VIN=0; L=6mH
Output voltage drop
limitation
IOUT=0.3A;
Tj= -40°C...+150°C
(see Figure 9)
°C
°C
°C
7
°C
VCC-41 VCC-46 VCC-52
V
25
mV
(1) To ensure long term reliability under heavy overload or short circuit conditions, protection and related
diagnostic signals must be used together with a proper software strategy. If the device is subjected to
abnormal conditions, this software must limit the duration and number of activation cycles.
10/32
µA
V
5.5
ICSD=1mA
ICSD=-1mA
CS_DIS clamp voltage
µA
V
5.5
IIN=1mA
IIN=-1mA
VCC=13V
5V<VCC<36V
VON
Max.
0.25
DC short circuit current
VDEMAG
Typ.
VIN=2.1V
IlimH
THYST
Min.
VIN=0.9V
Input clamp voltage
VCSDL
VCSCL
Test conditions
VN5016AJ-E
Electrical specifications
Table 10.
Symbol
K0
K1
dK1/K1(1)
K2
dK2/K2(1)
K3
dK3/K3(1)
ISENSE0
IOL
Current sense (8V<VCC<16V)
Parameter
Test conditions
IOUT/ISENSE
IOUT=0.25A;
VSENSE=0.5V;VCSD=0V;
Tj= -40°C...150°C
IOUT/ISENSE
IOUT=4A; VSENSE=0.5V;
VCSD=0V;
Tj= -40°C...150°C
IOUT=4A; VSENSE=0.5V;
VCSD=0V;
Tj= 25°C...150°C
Current sense ratio drift
IOUT=4A; VSENSE= 0.5V;
VCSD=0V;
TJ=-40 °C to 150 °C
IOUT/ISENSE
IOUT=10A; VSENSE=4V;
VCSD=0V;
Tj=-40°C...150°C
IOUT=10A; VSENSE=4V;
VCSD=0V;
Tj=25°C...150°C
Current sense ratio drift
IOUT=10A; VSENSE= 4V;
VCSD=0V;
TJ=-40 °C to 150 °C
IOUT/ISENSE
IOUT=25A; VSENSE=4V;
VCSD=0V;
Tj= -40°C...150°C
IOUT=25A; VSENSE=4V;
VCSD=0V;
Tj= 25°C...150°C
Current sense ratio drift
Analog sense leakage
current
Openload ON state
current detection
threshold
Min.
Typ.
Max.
Unit
2760 5010 7240
3510 4560 5690
3770 4560 5350
-8
+8
%
4180 4570 5060
4250 4570 4890
-4
+4
%
4360 4500 4700
4380 4500 4620
IOUT=25A; VSENSE= 4V;
VCSD=0V;
TJ=-40 °C to 150 °C
-3
+3
%
IOUT=0A; VSENSE=0V;
VCSD=5V; VIN=0V;
Tj=-40°C...150°C
VCSD=0V; VIN=5V;
Tj=-40°C...150°C
0
1
µA
0
2
µA
IOUT=2A; VSENSE=0V;
VCSD=5V; VIN=5V;
Tj=-40°C...150°C
0
1
µA
VIN = 5V, ISENSE= 5 µA
10
45
mA
11/32
Electrical specifications
Table 10.
VN5016AJ-E
Current sense (8V<VCC<16V) (continued)
Symbol
Parameter
Test conditions
VSENSE
Max analog sense
output voltage
IOUT=15A; VCSD=0V;
VSENSEH
Analog sense output
voltage in
overtemperature
condition
VCC=13V; RSENSE=3.9KΩ
9
V
ISENSEH
Analog sense output
current in
overtemperature
condition
VCC=13V; VSENSE=5V
8
mA
Delay response time
tDSENSE1H from falling edge of
CS_DIS pin
VSENSE<4V, 1.5A<Iout<25A
ISENSE= 90% of ISENSE max
(see Figure 4)
50
100
µs
Delay response time
tDSENSE1L from rising edge of
CS_DIS pin
VSENSE<4V, 1.5A<Iout<25A
ISENSE= 10% of ISENSE max
(see Figure 4)
5
20
µs
Delay response time
tDSENSE2H from rising edge of
INPUT pin
VSENSE<4V, 1.5A<Iout<25A
ISENSE= 90% of ISENSE max
(see Figure 4)
270
400
µs
Delay response time
between rising edge of
∆tDSENSE2H
output current and rising
edge of current sense
VSENSE < 4V,
ISENSE = 90% of ISENSEMAX,
IOUT = 90% of IOUTMAX
IOUTMAX=15A (see Figure 5)
280
µs
Delay response time
tDSENSE2L from falling edge of
INPUT pin
VSENSE<4V, 1.5A<Iout<25A
ISENSE=10% of ISENSE max
(see Figure 4)
250
µs
(1) Parameter guaranteed by design; it is not tested.
12/32
Min.
Typ.
Max.
5
Unit
V
100
VN5016AJ-E
Electrical specifications
Figure 4.
Current sense delay characteristics
INPUT
CS_DIS
LOAD CURRENT
SENSE CURRENT
tDSENSE2H
Figure 5.
tDSENSE1L
tDSENSE1H
tDSENSE2L
Delay response time between rising edge of ouput current and rising
edge of current sense (CS enabled)
VIN
∆tDSENSE2H
t
IOUT
IOUTMAX
90% IOUTMAX
t
ISENSE
ISENSEMAX
90% ISENSEMAX
t
13/32
Electrical specifications
Figure 6.
VN5016AJ-E
IOUT/ISENSE Vs. IOUT (see Table 10 for details)
Iout / Isense
6000
max Tj = -40 °C to 150 °C
5500
5000
max Tj = 25 °C to 150 °C
typical value
4500
min Tj = 25 °C to 150 °C
4000
min Tj = -40 °C to 150 °C
3500
3000
4
8
12
16
20
24
IOUT (A)
Figure 7.
Maximum current sense ratio drift vs load current
dk/k(%)
15
10
5
0
-5
-10
-15
4
7
10
13
16
IOUT (A)
Note:
14/32
Parameter guaranteed by design; it is not tested.
19
22
25
VN5016AJ-E
Figure 8.
Electrical specifications
Switching characteristics
VOUT
tWon
tWoff
90%
80%
dVOUT/dt(off)
dVOUT/dt(on)
10%
tr
tf
t
INPUT
td(on)
td(off)
t
Figure 9.
Output voltage drop limitation
Vcc-Vout
Tj=150oC
Tj=25oC
Tj=-40oC
Von
Von/Ron(T)
Iout
15/32
Electrical specifications
Table 11.
VN5016AJ-E
Truth table
Input
Output
Sense (VCSD=0V) (1)
Normal operation
L
H
L
H
0
Nominal
Overtemperature
L
H
L
L
0
VSENSEH
Undervoltage
L
H
L
L
0
0
Short circuit to GND
(Rsc ≤10 mΩ)
L
H
H
L
L
L
0
0 if Tj < TTSD
VSENSEH if Tj > TTSD
Short circuit to VCC
L
H
H
H
0
< Nominal
Negative output voltage clamp
L
L
0
Conditions
(1) If the VCSD is high, the SENSE output is at a high impedance, its potential depends on leakage currents
and external circuit.
16/32
VN5016AJ-E
Electrical specifications
Table 12.
ISO 7637-2:
2004(E)
Electrical transient requirements
Test levels (1)
Test pulse
III
IV
Number of
pulses or
test times
1
-75V
-100V
5000 pulses
0.5 s
5s
2 ms, 10 Ω
2a
+37V
+50V
5000 pulses
0.2 s
5s
50 µs, 2 Ω
3a
-100V
-150V
1h
90 ms
100 ms
0.1 µs, 50 Ω
3b
+75V
+100V
1h
90 ms
100 ms
0.1 µs, 50 Ω
4
-6V
-7V
1 pulse
100 ms, 0.01Ω
5b (2)
+65V
+87V
1 pulse
400 ms, 2 Ω
Burst cycle/pulse
repetition time
Delays and
Impedance
Test level results (1)
ISO 7637-2:
2004(E)
Test pulse
III
IV
1
C
C
2a
C
C
3a
C
C
3b
C
C
4
C
C
5b (2)
C
C
(1) The above test levels must be considered referred to VCC = 13.5V except for pulse 5b.
(2) Valid in case of external load dump clamp: 40V maximum referred to ground.
Class
Contents
C
All functions of the device are performed as designed after exposure to disturbance.
E
One or more functions of the device are not performed as designed after exposure to
disturbance and cannot be returned to proper operation without replacing the device.
17/32
Electrical specifications
VN5016AJ-E
Figure 10. Waveforms
NORMAL OPERATION
INPUT
CS_DIS
LOAD CURRENT
SENSE CURRENT
UNDERVOLTAGE
VUSDhyst
VCC
VUSD
INPUT
CS_DIS
LOAD CURRENT
SENSE CURRENT
SHORT TO VCC
INPUT
CS_DIS
LOAD VOLTAGE
LOAD CURRENT
SENSE CURRENT
<Nominal
<Nominal
OVERLOAD OPERATION
Tj
TR
TTSD
TRS
INPUT
CS_DIS
ILIMH
ILIML
LOAD CURRENT
VSENSEH
SENSE CURRENT
current power
limitation limitation
thermal cycling
SHORTED LOAD
18/32
NORMAL LOAD
VN5016AJ-E
2.4
Electrical specifications
Electrical characteristics curves
Figure 11. Off state output current
Figure 12. High level input current
Iih (uA)
Iloff (uA)
5
2
4.5
1.75
1.5
Vin=2.1V
4
Off State
Vcc=13V
Vin=Vout=0V
3.5
1.25
3
1
2.5
2
0.75
1.5
0.5
1
0.25
0.5
0
-50
-25
0
25
50
75
100
125
150
175
0
-50
-25
0
25
Tc (°C )
50
75
100
125
150
175
100
125
150
175
150
175
Tc (°C)
Figure 13. Input clamp voltage
Figure 14. Input low level
Vicl (V)
Vil (V)
7
4
6.75
3.5
Iin=1mA
6.5
3
6.25
2.5
6
2
5.75
1.5
5.5
1
5.25
0.5
5
0
-50
-25
0
25
50
75
100
125
150
175
-50
-25
0
25
Tc (°C )
50
75
Tc (°C )
Figure 15. Input high level
Figure 16. Input hysteresis voltage
Vih (V)
Vhyst (V)
4
1
0.9
3.5
0.8
3
0.7
2.5
0.6
0.5
2
0.4
1.5
0.3
1
0.2
0.5
0.1
0
0
-50
-25
0
25
50
75
Tc (°C )
100
125
150
175
-50
-25
0
25
50
75
100
125
Tc (°C )
19/32
Electrical specifications
VN5016AJ-E
Figure 17. On state resistance vs. Tcase
Figure 18. On state resistance vs. VCC
Ron (mOhm)
Ron (mOhm)
50
40
45
35
Iout=5A
Vcc=13V
40
30
35
30
25
20
25
Tc= 150°C
20
Tc= 125°C
15
Tc= 25°C
15
10
Tc= -40°Cv
10
5
5
0
0
-50
-25
0
25
50
75
100
125
150
175
0
5
10
15
Tc (°C )
20
25
30
35
40
150
175
150
175
Vcc (V)
Figure 19. Undervoltage shutdown
Figure 20. Turn - On voltage slope
Vusd (V)
dVout/dt(on) (V/ms)
16
1000
900
14
Vcc=13V
RI=2.6Ohm
800
12
700
10
600
8
500
400
6
300
4
200
2
100
0
0
-50
-25
0
25
50
75
100
125
150
175
-50
-25
0
25
Tc (°C )
50
75
100
125
Tc (°C )
Figure 21. ILIMH vs. Tcase
Figure 22. Turn - Off voltage slope
Ilimh (A)
(dVout/dt)off (V/ms)
80
1000
900
75
Vcc=13V
Vcc=13V
Rl=2.6Ohm
800
70
700
65
600
500
60
400
55
300
50
200
45
100
0
40
-50
-25
0
25
50
75
Tc (°C )
20/32
100
125
150
175
-50
-25
0
25
50
75
Tc (°C)
100
125
VN5016AJ-E
Electrical specifications
Figure 23. CS_DIS high level voltage
Figure 24. CS_DIS clamp voltage
Vcsdh (V)
Vcsdcl (V)
4
8
3.5
7.5
3
7
2.5
6.5
2
6
1.5
5.5
1
5
0.5
4.5
Icsd=1mA
0
4
-50
-25
0
25
50
75
100
125
150
175
Tc (°C )
-50
-25
0
25
50
75
100
125
150
175
Tc (°C )
Figure 25. CS_DIS low level voltage
Vcsdl (V)
4
3.5
3
2.5
2
1.5
1
0.5
0
-50
-25
0
25
50
75
100
125
150
175
Tc (°C )
21/32
Application Information
3
VN5016AJ-E
Application Information
Figure 26. Application schematic
+5V
VCC
Rprot
CS_DIS
Dld
Rprot
µC
INPUT
OUTPUT
Rprot
CURRENT SENSE
GND
RSENSE
Cext
VGND
RGND
DGND
3.1
GND protection network against reverse battery
3.1.1
Solution 1 : resistor in the ground line (RGND only)
This can be used with any type of load.
The following is an indication on how to dimension the RGND resistor.
1.
RGND ≤600mV / (IS(on)max).
2.
RGND ≥ (−VCC) / (-IGND)
where -IGND is the DC reverse ground pin current and can be found in the absolute
maximum rating section of the device datasheet.
Power Dissipation in RGND (when VCC<0: during reverse battery situations) is:
PD= (-VCC)2/RGND
This resistor can be shared amongst several different HSDs. Please note that the value of
this resistor should be calculated with formula (1) where IS(on)max becomes the sum of the
maximum on-state currents of the different devices.
Please note that if the microprocessor ground is not shared by the device ground then the
RGND will produce a shift (IS(on)max * RGND) in the input thresholds and the status output
values. This shift will vary depending on how many devices are ON in the case of several
high side drivers sharing the same RGND.
22/32
VN5016AJ-E
Application Information
If the calculated power dissipation leads to a large resistor or several devices have to share
the same resistor then ST suggests to utilize Solution 2 (see below).
3.1.2
Solution 2 : diode (DGND) in the ground line
A resistor (RGND=1kΩ) should be inserted in parallel to DGND if the device drives an
inductive load.
This small signal diode can be safely shared amongst several different HSDs. Also in this
case, the presence of the ground network will produce a shift (≈ 600mV) in the input
threshold and in the status output values if the microprocessor ground is not common to the
device ground. This shift will not vary if more than one HSD shares the same diode/resistor
network.
3.2
Load dump protection
Dld is necessary (Voltage Transient Suppressor) if the load dump peak voltage exceeds the
VCC max DC rating. The same applies if the device is subject to transients on the VCC line
that are greater than the ones shown in the ISO 7637-2: 2004(E) table.
3.3
MCU I/Os protection
If a ground protection network is used and negative transient are present on the VCC line,
the control pins will be pulled negative. ST suggests to insert a resistor (Rprot) in line to
prevent the µC I/Os pins to latch-up.
The value of these resistors is a compromise between the leakage current of µC and the
current required by the HSD I/Os (Input levels compatibility) with the latch-up limit of µC
I/Os.
-VCCpeak/Ilatchup ≤Rprot ≤(VOHµC-VIH-VGND) / IIHmax
Calculation example:
For VCCpeak= - 100V and Ilatchup ≥ 20mA; VOHµC ≥ 4.5V
5kΩ ≤Rprot ≤180kΩ.
Recommended values: Rprot =10kΩ, CEXT=10nF.
23/32
Application Information
3.4
VN5016AJ-E
Maximum demagnetization energy (VCC = 13.5V)
Figure 27. Maximum turn Off current versus load inductance
100
A
B
C
I (A)
10
1
0,1
1
L (mH)
10
100
A: Tjstart = 150°C single pulse
B: Tjstart = 100°C repetitive pulse
C: Tjstart = 125°C repetitive pulse
VIN, IL
Demagnetization
Demagnetization
Demagnetization
t
Note:
Values are generated with RL=0 Ω.
In case of repetitive pulses, Tjstart (at beginning of each demagnetization) of every pulse
must not exceed the temperature specified above for curves B and C.
24/32
VN5016AJ-E
Package and PCB thermal data
4
Package and PCB thermal data
4.1
PowerSSO-12™ thermal data
Figure 28. PowerSSO-12™ PC board
Note:
Layout condition of Rth and Zth measurements (PCB: Double layer, Thermal Vias, FR4
area= 77mm x 86mm,PCB thickness=1.6mm, Cu thickness=70µm (front and back side),
Copper areas: from minimum pad lay-out to 8cm2).
Figure 29. Rthj-amb vs. PCB copper area in open box free air condition
RTHj_amb(°C/W)
65
60
55
50
45
40
35
30
0
2
4
6
8
10
PCB Cu heatsink area (cm^2)
25/32
Package and PCB thermal data
VN5016AJ-E
Figure 30. PowerSSO-12™ thermal impedance junction ambient single pulse
100
ZTH (°C/W)
2 cm2
Footprint
8 cm2
10
1
0,1
0,0001
0,001
0,01
0,1 Time (s)
1
10
100
1000
Equation 1: pulse calculation formula
Z THδ = R TH ⋅ δ + Z THtp ( 1 – δ)
where δ = tP/T
Figure 31. Thermal fitting model of a single channel HSD in PowerSSO-12™ (a)
(a )The fitting model is a semplified thermal tool and is valid for transient evolutions where the embedded
protections (power limitation or thermal cycling during thermal shutdown) are not triggered.
26/32
VN5016AJ-E
Package and PCB thermal data
Table 13.
Thermal parameter
Area/island (cm2)
Footprint
R1 (°C/W)
0.1
R2 (°C/W)
0.2
R3 (°C/W)
4
R4 (°C/W)
2
8
8
8
7
R5 (°C/W)
22
15
10
R6 (°C/W)
26
20
15
C1 (W.s/°C)
0.0001
C2 (W.s/°C)
0.002
C3 (W.s/°C)
0.05
C4 (W.s/°C)
0.2
0.1
0.1
C5 (W.s/°C)
0.27
0.8
1
C6 (W.s/°C)
3
6
9
27/32
Package information
5
Package information
5.1
ECOPACK® packages
VN5016AJ-E
In order to meet environmental requirements, ST offers these devices in ECOPACK®
packages. These packages have a Lead-free second-level interconnect. The category of
Second-Level Interconnect is marked on the package and on the inner box label, in
compliance with JEDEC Standard JESD97. The maximum ratings related to soldering
conditions are also marked on the inner box label.
ECOPACK is an ST trademark. ECOPACK specifications are available at: www.st.com.
5.2
PowerSSO-12™ package information
Figure 32. PowerSSO-12™ package dimensions
28/32
VN5016AJ-E
Package information
Table 14.
PowerSSO-12™ mechanical data
Millimeters
Symbol
Min.
Typ.
Max.
A
1.250
1.620
A1
0.000
0.100
A2
1.100
1.650
B
0.230
0.410
C
0.190
0.250
D
4.800
5.000
E
3.800
4.000
e
0.800
H
5.800
6.200
h
0.250
0.500
L
0.400
1.270
k
0°
8°
X
1.900
2.500
Y
3.600
4.200
ddd
0.100
29/32
Package information
5.3
VN5016AJ-E
PowerSSO-12™ packing information
Figure 33. PowerSSO-12™ tube shipment (no suffix)
B
C
A
Base Q.ty
Bulk Q.ty
Tube length (± 0.5)
A
B
C (± 0.1)
100
2000
532
1.85
6.75
0.6
All dimensions are in mm.
Figure 34. PowerSSO-12™ tape and reel shipment (suffix “TR”)
REEL DIMENSIONS
Base Q.ty
Bulk Q.ty
A (max)
B (min)
C (± 0.2)
F
G (+ 2 / -0)
N (min)
T (max)
2500
2500
330
1.5
13
20.2
12.4
60
18.4
TAPE DIMENSIONS
According to Electronic Industries Association
(EIA) Standard 481 rev. A, Feb. 1986
Tape width
Tape Hole Spacing
Component Spacing
Hole Diameter
Hole Diameter
Hole Position
Compartment Depth
Hole Spacing
W
P0 (± 0.1)
P
D (± 0.05)
D1 (min)
F (± 0.1)
K (max)
P1 (± 0.1)
12
4
8
1.5
1.5
5.5
4.5
2
All dimensions are in mm.
End
Start
Top
No components
Components
No components
cover
tape
500mm min
Empty components pockets
saled with cover tape.
User direction of feed
30/32
500mm min
VN5016AJ-E
6
Revision history
Revision history
Table 15.
Document revision history
Date
Revision
30-Oct-2004
1
Initial release.
15-Jan-2005
2
Minor text changes.
11-May-2006
3
Document changed from Advance Data to maturity.
4
Changes minor formatting.
Added Figure 27: Maximum turn Off current versus load
inductance.
Added new disclaimer.
5
Table 4 : updated EMAX entries.
Table 10 : added dk1/k1, dk2/k2, dk3/k3, ∆tDSENSE2H.
Added Figure 5.
Updated Figure 6.
Added Figure 7.
Table 12 : updated test level values III and IV for test pulse 5b and
notes.
Added Section 3.4: Maximum demagnetization energy (VCC =
13.5V).
Figure 31: Thermal fitting model of a single channel HSD in
PowerSSO-12™: added notes.
09-Jan-2007
6
Updated Table 10: Current sense (8V<VCC<16V) :
– Changed dK3/K3 values from ± 2 to ± 3 %.
– Added IOL parameter.
– Changed ∆tDSENSE2H max value from 120 to 280 µs.
Updated Figure 7: Maximum current sense ratio drift vs load
current with new dK/K values.
Updated Section 4.1: PowerSSO-12™ thermal data:
– Changed Figure 29: Rthj-amb vs. PCB copper area in open box
free air condition.
– Changed Figure 30: PowerSSO-12™ thermal impedance
junction ambient single pulse.
– Updated Table 13: Thermal parameter:
R3 value changed from 7 to 4 °C/W.
R4 values changed from 10 /10 /10 to 8 /8 /7 °C/W.
12-Feb-2008
7
Corrected typing error in Table 10: Current sense (8V<VCC<16V) :
changed IOL test condition from VIN = 0V to VIN = 5V.
02-Feb-2007
02-Jul-2007
Changes
31/32
VN5016AJ-E
Please Read Carefully:
Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries (“ST”) reserve the
right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any
time, without notice.
All ST products are sold pursuant to ST’s terms and conditions of sale.
Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no
liability whatsoever relating to the choice, selection or use of the ST products and services described herein.
No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this
document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products
or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such
third party products or services or any intellectual property contained therein.
UNLESS OTHERWISE SET FORTH IN ST’S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED
WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED
WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS
OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.
UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT
RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING
APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY,
DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE
GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER’S OWN RISK.
Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void
any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any
liability of ST.
ST and the ST logo are trademarks or registered trademarks of ST in various countries.
Information in this document supersedes and replaces all information previously supplied.
The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.
© 2008 STMicroelectronics - All rights reserved
STMicroelectronics group of companies
Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America
www.st.com
32/32