TI TPS62110-HT

TPS62110-HT
SLVSAO9B – DECEMBER 2010 – REVISED FEBRUARY 2011
www.ti.com
17-V, 1.5-A, SYNCHRONOUS STEP-DOWN CONVERTER
Check for Samples: TPS62110-HT
FEATURES
1
•
•
•
•
•
•
•
•
APPLICATIONS
•
•
SUPPORTS EXTREME TEMPERATURE
APPLICATIONS
•
•
•
•
Controlled Baseline
One Assembly/Test Site
One Fabrication Site
Available in Extreme (–55°C/175°C)
Temperature Range (2)
Extended Product Life Cycle
Extended Product-Change Notification
Product Traceability
Texas Instruments high temperature products
utilize highly optimized silicon (die) solutions
with design and process enhancements to
maximize performance over extended
temperatures.
司
公
限
有 2
件
技 83 器
科 16 元
子 29 子
电 -8 电
创 55 温
德 07 高
鸿 话 油
圳 电 石
深 系 理
联 代
业
专
•
•
High-Efficiency Synchronous Step-Down
Converter With up to 95% Efficiency
3.1-V to 17-V Operating Input Voltage Range
Adjustable Output Voltage Range From
1.2 V to 16 V
Synchronizable to External Clock Signal up to
1.4 MHz
Up to 1.5-A Output Peak Current (1)
32-µA Quiescent Current (Typ)
High Efficiency Over a Wide Load Current
Range Due to PFM/PWM Operation Mode
100% Maximum Duty Cycle for Lowest
Dropout
Overtemperature and Overcurrent Protected
Available in 16-Pin (PWP) QFP Package
•
•
•
•
TYPICAL APPLICATION
VI = 3.8 V to 17 V
Down-Hole Drilling
High Temperature Environments
VO = 3.3 V
SW
SW
1 MW
PG
VINA
CI = 10 mF
25 V
6.8 mH
TPS62110
VIN
VIN
EN
1 mF
LBO
AGND
CO = 22 mF
6.3 V
FB
LBI
SYNC
GND GND PwPD PGND PGND
(1)
Reduce life time may happen when 1.5-A limit is used for long
time. Please refer to the EM calculations graph.
(2)
Custom temperature ranges available
DESCRIPTION/ORDERING INFORMATION
The TPS62110 is a low-noise synchronous step-down dc-dc converter that is ideally suited for systems powered
from a 2-cell Li-ion battery or from a 12-V or 15-V rail.
The TPS62110 is a synchronous PWM converter with integrated N-channel and P-channel power MOSFET
switches. Synchronous rectification is used to increase efficiency and to reduce external component count. To
achieve highest efficiency over a wide load current range, the converter enters a power-saving, pulse-frequency
modulation (PFM) mode at light load currents. Operating frequency is typically 1 MHz, allowing the use of small
inductor and capacitor values. The device can be synchronized to an external clock signal in the range of 0.8
MHz to 1.4 MHz. For low noise operation, the converter can be operated in PWM-only mode. In the shutdown
mode, the current consumption is reduced to less than 2 μA. The TPS62110 is available in the 16-pin (PWP)
QFP package, and operates over a free-air temperature range of –55°C to 175°C.
1
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas
Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.
PRODUCTION DATA information is current as of publication date.
Products conform to specifications per the terms of the Texas
Instruments standard warranty. Production processing does not
necessarily include testing of all parameters.
© 2010–2011, Texas Instruments Incorporated
TPS62110-HT
SLVSAO9B – DECEMBER 2010 – REVISED FEBRUARY 2011
www.ti.com
0
司
公
限
有 2
件
技 83 器
科 16 元
子 29 子
电 -8 电
创 55 温
德 07 高
鸿 话 油
圳 电 石
深 系 理
联 代
业
专
2
Submit Documentation Feedback
© 2010–2011, Texas Instruments Incorporated
Product Folder Link(s): TPS62110-HT
TPS62110-HT
SLVSAO9B – DECEMBER 2010 – REVISED FEBRUARY 2011
www.ti.com
This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with
appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.
ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more
susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.
ORDERING INFORMATION (1)
TA
PACKAGE (2)
ORDERABLE PART NUMBER
TOP-SIDE MARKING
–55°C to 175°C
(PWP) QFP
TPS62110HPWP
TPS62110HPWP
(1)
司
公
限
有 2
件
技 83 器
科 16 元
子 29 子
电 -8 电
创 55 温
德 07 高
鸿 话 油
圳 电 石
深 系 理
联 代
业
专
(2)
For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI
web site at www.ti.com.
Package drawings, thermal data, and symbolization are available at www.ti.com/packaging.
ABSOLUTE MAXIMUM RATINGS (1)
over operating free-air temperature range (unless otherwise noted)
VCC
–0.3 V to 20 V
Supply voltage at VIN, VINA
–0.3 V to VI
Voltage at SW
VI
IO
TJ
Tstg
UNIT
Voltage at EN, SYNC, LBO, PG
–0.3 V to 20 V
Voltage at LBI, FB
–0.3 V to 7 V
Output current at SW
1500 mA
Maximum junction temperature
–65°C to 175°C
Storage temperature
Lead temperature 1,6 mm (1/16-inch) from case for 10 seconds
(1)
190°C
300°C
Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings
only and functional operation of the device at these or any other conditions beyond those indicated under recommended operating
conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
THERMAL INFORMATION
TPS62110
THERMAL METRIC (1)
PWP
UNITS
16 PINS
θJA
ψJT
(1)
(2)
(3)
Junction-to-ambient thermal resistance (2)
Junction-to-top characterization parameter
32.63
(3)
°C/W
0.848
For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.
The junction-to-ambient thermal resistance under natural convection is obtained in a simulation on a JEDEC-standard, high-K board, as
specified in JESD51-7, in an environment described in JESD51-2a.
The junction-to-top characterization parameter, ψJT, estimates the junction temperature of a device in a real system and is extracted
from the simulation data for obtaining θJA, using a procedure described in JESD51-2a (sections 6 and 7).
RECOMMENDED OPERATING CONDITIONS
VCC
Supply voltage at VIN, VINA
MIN
MAX
3.1
17
V
17
V
Maximum voltage at power-good, LBO, EN, SYNC
Continuous load current (1)
TA
(1)
–55
Operating temperature
UNIT
0.375
A
175
°C
Higher values of continuous load current may affect long-term reliability of the device at higher operating temperatures. Please refer to
Figure 1 and Figure 2.
Submit Documentation Feedback
© 2010–2011, Texas Instruments Incorporated
Product Folder Link(s): TPS62110-HT
3
TPS62110-HT
SLVSAO9B – DECEMBER 2010 – REVISED FEBRUARY 2011
www.ti.com
ELECTRICAL CHARACTERISTICS
VI = 12 V, VO = 3.3 V, IO = 600 mA, EN = VI
PARAMETER
TEST CONDITIONS
TA = -55°C to 125°C
MIN
TYP
TA = 175°C
MAX
MIN
17
3.1
TYP
MAX
UNIT
SUPPLY CURRENT
VI
Input voltage range
I(Q)
(1)
Operating quiescent current
Shutdown current
ENABLE
17
20
IO = 0 mA, SYNC = GND,
VI = 17 V (2)
23
30
EN = GND, VI = 12 V
1.5
5
9.5
45
EN = GND, VI = 17 V
1.5
6
10.2
45
VIH
EN high-level input voltage
VIL
EN low-level input voltage
μA
1.3
35
EN trip-point hysteresis
170
EN input leakage current
EN = GND or VI, VI = 17 V
I(EN)
EN input current
0.6 V ≤ V(EN) ≤ 4 V
V(UVLO)
Undervoltage lockout
threshold
Input voltage falling
70
1.3
0.07
0.2
10
2.8
3
Undervoltage lockout
hysteresis
3.1
250
2.8
μA
V
0.3
IIKG
V
32
司
公
限
有 2
件
技 83 器
科 16 元
子 29 子
电 -8 电
创 55 温
德 07 高
鸿 话 油
圳 电 石
深 系 理
联 代
业
专
I(SD)
3.1
IO = 0 mA, SYNC = GND, VI = 7.2 V,
TA = 25°C (2)
0.3
170
0.07
mV
0.2
μA
μA
5
3
V
3.1
225
V
mV
POWER SWITCH
rDS(ON)
P-channel MOSFET
on-resistance
VI ≥ 5.4 V, IO = 350 mA
P-channel MOSFET leakage
VDS = 17 V
current
rDS(ON)
165
250
165
325
mΩ
0.1
1
2
7
μA
P-channel MOSFET current
limit
VI = 7.2 V, VO = 3.3 V
N-channel MOSFET
on-resistance
VI ≥ 5.4 V, IO = 350 mA
145
200
185
270
mΩ
N-channel MOSFET
leakage
current
VDS = 17 V
0.1
3
2.1
18
μA
2400
2600
mA
POWER GOOD OUTPUT, LBI, LBO
V(PG)
VO – 1.6%
VO – 1.6%
VO ramping positive
50
57
VO ramping negative
190
200
Power good trip voltage
Power good delay time
VOL
PG, LBO output low voltage
IOL
PG, LBO sink current
PG, LBO output leakage
current
V(FB) = 1.1 × VO nominal, IOL = 1 mA
V(FB) = VO nominal
Minimum supply voltage for
valid power good, LBI, LBO
signal
Low battery input trip
voltage
VLBI
ILBI
VLBI,HYS
(1)
(2)
4
0.3
1
Input voltage falling
0.01
0.25
V
μs
0.3
1
0.01
V
mA
0.25
μA
3
3
V
1.256
1.260
V
LBI input leakage current
10
Low battery input trip-point
accuracy
100
10
100
nA
1.5
1.5
%
Low battery input hysteresis
25
25
mV
Not production tested
Device is not switching.
Submit Documentation Feedback
© 2010–2011, Texas Instruments Incorporated
Product Folder Link(s): TPS62110-HT
TPS62110-HT
SLVSAO9B – DECEMBER 2010 – REVISED FEBRUARY 2011
www.ti.com
ELECTRICAL CHARACTERISTICS (continued)
VI = 12 V, VO = 3.3 V, IO = 600 mA, EN = VI
PARAMETER
TEST CONDITIONS
TA = -55°C to 125°C
TA = 175°C
UNIT
MIN
TYP
MAX
MIN
TYP
MAX
900
1000
1100
900
1000
1100
kHz
1410
800
1410
kHz
OSCILLATOR
Oscillator frequency
f(SYNC)
Synchronization range
VIH
SYNC high-level input
voltage
VIL
SYNC low-level input
voltage
Ilkg
SYNC input leakage current
CMOS-logic clock signal on SYNC pin
800
1.5
SYNC input current
SYNC = GND or VIN
Adjustable output voltage
range
VFB
Feedback voltage
0.01
0.6 V ≤ V(SYNC) ≤ 4 V
10
Feedback voltage tolerance
Maximum output current
Efficiency
Duty cycle range for main
switches (3)
(3)
(4)
µA
1.153
16
1.153
16
V
2100
nA
8
%
10
–6
100
7.5
1.153
290
–7
100
VI ≥ 3.5 V
500
500
1200
1100
VI ≥ 6 V
1500
1500
5
5
VI = 7.2 V, VO = 3.3 V, IO = 600 mA
92
82
VI = 12 V, VO = 5 V, IO = 600 mA
92
82
10
100
100
IO = 800 mA, VI = 12 V, VO = 3.3 V
V
100
VI ≥ 4.3 V
at 1 MHz
20
%
Minimum ton time for main
switch
Start-up time
5
μA
mV
90
1.153
VI = 3.1 V to 17 V,
0 mA < IO < 1500 mA (4)
0.2
170
30
Current into internal voltage
divider for fixed voltage
versions
η
20
0.07
90
VI ≥ 3 V (once undervoltage lockout voltage
exceeded)
IO
0.2
V
30
FB leakage current
(3)
0.3
170
Duty cycle of external clock
signal
VO
V
0.3
SYNC trip-point hysteresis
OUTPUT
1.5
司
公
限
有 2
件
技 83 器
科 16 元
子 29 子
电 -8 电
创 55 温
德 07 高
鸿 话 油
圳 电 石
深 系 理
联 代
业
专
fS
10
mA
μA
%
100
%
100
ns
1
ms
Not production tested
The maximum output current depends on the input voltage. See the maximum output current for further restrictions on the minimum
input voltage.
Submit Documentation Feedback
© 2010–2011, Texas Instruments Incorporated
Product Folder Link(s): TPS62110-HT
5
TPS62110-HT
SLVSAO9B – DECEMBER 2010 – REVISED FEBRUARY 2011
www.ti.com
1000000
Duty Cycle
10000
100%
司
公
限
有 2
件
技 83 器
科 16 元
子 29 子
电 -8 电
创 55 温
德 07 高
鸿 话 油
圳 电 石
深 系 理
联 代
业
专
Estimated Operating Lifetime (Hrs)
100000
1000
100
90%
80%
70%
60%
50%
40%
30%
20%
10%
Load Current = 1 A
10
1
100
120
140
160
180
200
Continuous TJ ( oC)
(1)
See datasheet for absolute maximum and minimum recommended operating conditions.
(2)
Silicon operating life design goal is 10 years at 105°C junction temperature (does not include package interconnect
life).
(3)
The predicted operating lifetime vs. junction temperature is based on reliability modeling using electromigration as the
dominant failure mechanism affecting device wearout for the specific device process and design characteristics.
Figure 1. TPS62110HPWP Operating Life Derating Chart (Load Current = 1 A)
6
Submit Documentation Feedback
© 2010–2011, Texas Instruments Incorporated
Product Folder Link(s): TPS62110-HT
TPS62110-HT
SLVSAO9B – DECEMBER 2010 – REVISED FEBRUARY 2011
www.ti.com
10000000
1000000
Duty Cycle
100%
司
公
限
有 2
件
技 83 器
科 16 元
子 29 子
电 -8 电
创 55 温
德 07 高
鸿 话 油
圳 电 石
深 系 理
联 代
业
专
Estimated Operating Lifetime (Hrs)
100000
10000
1000
Load Current = 0.5 A
90%
80%
30%
20%
10%
100
10
1
100
120
140
160
180
200
Continuous Tj ( oC)
(1)
See datasheet for absolute maximum and minimum recommended operating conditions.
(2)
Silicon operating life design goal is 10 years at 105°C junction temperature (does not include package interconnect
life).
(3)
The predicted operating lifetime vs. junction temperature is based on reliability modeling using electromigration as the
dominant failure mechanism affecting device wearout for the specific device process and design characteristics.
Figure 2. TPS62110HPWP Operating Life Derating Chart (Load Current = 0.5 A)
Submit Documentation Feedback
© 2010–2011, Texas Instruments Incorporated
Product Folder Link(s): TPS62110-HT
7
TPS62110-HT
SLVSAO9B – DECEMBER 2010 – REVISED FEBRUARY 2011
www.ti.com
DEVICE INFORMATION
PIN ASSIGNMENT TOP VIEW
PWP PACKAGE
(TOP VIEW)
VIN
EN
SYNC
LBO
PGND
SW
SW
Exposed
Thermal
Pad
司
公
限
有 2
件
技 83 器
科 16 元
子 29 子
电 -8 电
创 55 温
德 07 高
鸿 话 油
圳 电 石
深 系 理
联 代
业
专
LBI
VINA
AGND
FB
VIN
PGND
PG
GND
GND
TERMINAL FUNCTIONS
TERMINAL
NAME
I/O
DESCRIPTION
2
I
Enable. A logic high enables the converter; logic low forces the device into shutdown mode reducing the
supply current to less than 2 µA.
8
I
Feedback pin for the fixed output voltage option. For the adjustable version, an external resistive divider
is connected to this pin. The internal voltage divider is disabled for the adjustable version.
Open-drain, low-battery output. This pin is pulled low if LBI is below its threshold.
NO.
EN
FB
LBO
GND
LBI
SW
PG
PGND
AGND
4
O
9, 10
I
Ground
5
I
Low-battery input
12, 13
O
Connect the inductor to this pin. This pin is the switch pin and connected to the drain of the internal
power MOSFETS.
11
O
Power good comparator output. This is an open-drain output. A pullup resistor should be connected
between PG and VOUT. The output goes active high when the output voltage is greater than 98.4% of
the nominal value.
14, 15
I
Power ground. Connect all power grounds to this pin.
7
I
Analog ground, connect to GND and PGND
Input for synchronization to external clock signal. Synchronizes the converter switching frequency to an
external clock signal with CMOS level:
SYNC
3
I
SYNC = HIGH: Low-noise mode enabled, fixed frequency PWM operation is forced
SYNC = LOW (GND): Power save mode enabled, PFM/PWM mode enabled
VIN
VINA
PowerPAD™
8
1, 16
I
Supply voltage input (power stage)
6
I
Supply voltage input (support circuits)
Connect to AGND
Submit Documentation Feedback
© 2010–2011, Texas Instruments Incorporated
Product Folder Link(s): TPS62110-HT
TPS62110-HT
SLVSAO9B – DECEMBER 2010 – REVISED FEBRUARY 2011
www.ti.com
FUNCTIONAL BLOCK DIAGRAM
VI
Current Limit Comparator
+
_
Undervoltage
Lockout
Bias Supply
Vina
REF
Thermal
Shutdown
司
公
限
有 2
件
技 83 器
科 16 元
子 29 子
电 -8 电
创 55 温
德 07 高
鸿 话 油
圳 电 石
深 系 理
联 代
业
专
+
_
Soft Start
V
I
V(COMP)
IAVG Comparator
REF
1-MHz
Oscillator
P-Channel
Power MOSFET
Sawtooth
Generator
Comparator
S
+
_
R
Driver
Shoot-Through
Logic
Control
Logic
SW
N-Channel
Power MOSFET
Comparator High
Comparator Low
Comparator High 2
Load Comparator
+
_
SKIP Comparator
+
_
PG
+
_
Comparator High
+
Gm
_
Comparator Low
+
R2
VREF = 1.153 V
EN
+
_
+
_
(See Note A)
FB
A.
LBO
_
R1
Compensation
LBI
1.256 V
PGND
GND
For the adjustable version (TPS62110), the internal feedback divider is disabled and the FB pin is directly connected
to the internal GM amplifier.
Submit Documentation Feedback
© 2010–2011, Texas Instruments Incorporated
Product Folder Link(s): TPS62110-HT
9
TPS62110-HT
SLVSAO9B – DECEMBER 2010 – REVISED FEBRUARY 2011
www.ti.com
TYPICAL CHARACTERISTICS
EFFICIENCY
vs
OUTPUT CURRENT
EFFICIENCY
vs
OUTPUT CURRENT
100
100
90
90
80
4.2 V
80
5V
60
50
40
30
20
10
Efficiency - %
70
70
司
公
限
有 2
件
技 83 器
科 16 元
子 29 子
电 -8 电
创 55 温
德 07 高
鸿 话 油
圳 电 石
深 系 理
联 代
业
专
Efficiency - %
4.2 V
0
0.0001
8.4 V
5V
12 V
8.4 V
60
50
40
12 V
30
VO = 1.8 V
o
TA = 25 C
PWM Mode
0.001
0.01
0.1
1
20
10
0
0.0001
10
0.001
Efficiency - %
80
70
60
50
40
30
20
10
0
0.0001
Figure 3.
Figure 4.
EFFICIENCY
vs
OUTPUT CURRENT
EFFICIENCY
vs
OUTPUT CURRENT
90
4.2 V
10
4.2 V
80
5V
8.4 V
12 V
70
5V
60
8.4 V
50
40
12 V
30
VO = 1.5 V
o
TA = 25 C
PWM Mode
0.001
0.01
0.1
1
20
10
10
0
0.0001
IO - Output Current- A
Figure 5.
10
1
100
Efficiency - %
90
0.1
IO - Output Current - A
IO - Output Current - A
100
0.01
VO = 1.8 V
o
TA = 25 C
PFM Mode
0.001
0.01
0.1
VO = 1.5 V
o
TA = 25 C
PFM Mode
1
10
IO - Output Current- A
Figure 6.
Submit Documentation Feedback
© 2010–2011, Texas Instruments Incorporated
Product Folder Link(s): TPS62110-HT
TPS62110-HT
SLVSAO9B – DECEMBER 2010 – REVISED FEBRUARY 2011
www.ti.com
TYPICAL CHARACTERISTICS (continued)
SWITCHING FREQUENCY
vs
INPUT VOLTAGE
QUIESCENT CURRENT
vs
INPUT VOLTAGE
1000
50
VO = 12 V
IO = 100 mA
45
o
85 C
40
o
970
25 C
960
o
-40 C
950
940
930
920
Quiescent Current - mA
980
35
30
司
公
限
有 2
件
技 83 器
科 16 元
子 29 子
电 -8 电
创 55 温
德 07 高
鸿 话 油
圳 电 石
深 系 理
联 代
业
专
Switching Frequency - kHz
990
o
85 C
o
25 C
25
20
15
o
-40 C
10
910
5
900
3
4
5
6
7 8 9 10 11 12 13 14 15 16 17
VI - Input Voltage - V
0
3
5
4
6
7 8 9 10 11 12 13 14 15 16 17
VI - Input Voltage - V
Figure 7.
Figure 8.
The graphs were generated using the EVM with the setup according to Figure 9 unless otherwise noted. The
output voltage divider was adjusted according to Table 4
.
W
W
W
Figure 9. Test Setup
Submit Documentation Feedback
© 2010–2011, Texas Instruments Incorporated
Product Folder Link(s): TPS62110-HT
11
TPS62110-HT
SLVSAO9B – DECEMBER 2010 – REVISED FEBRUARY 2011
www.ti.com
DETAILED DESCRIPTION
OPERATION
The TPS62110 is a synchronous step-down converter that operates with a 1-MHz fixed frequency pulse width
modulation (PWM) at moderate-to-heavy load currents and enters the power save mode at light load current.
司
公
限
有 2
件
技 83 器
科 16 元
子 29 子
电 -8 电
创 55 温
德 07 高
鸿 话 油
圳 电 石
深 系 理
联 代
业
专
During PWM operation, the converter uses a unique fast response voltage mode control scheme with input
voltage feedforward. Good line and load regulation is achieved with the use of small input and output ceramic
capacitors. At the beginning of each clock cycle initiated by the clock signal (S), the P-channel MOSFET switch
is turned on, and the inductor current ramps up until the comparator trips and the control logic turns the switch
off. The switch is turned off by the current limit comparator if the current limit of the P-channel switch is
exceeded. After the dead time prevents current shoot through, the N-channel MOSFET rectifier is turned on, and
the inductor current ramps down. The next cycle is initiated by the clock signal turning off the N-channel rectifier,
and turning on the P-channel switch.
The error amplifier as well as the input voltage determines the rise time of the sawtooth generator. Therefore,
any change in input voltage or output voltage directly controls the duty cycle of the converter giving a very good
line and load transient regulation.
CONSTANT FREQUENCY MODE OPERATION (SYNC = HIGH)
In constant frequency mode, the output voltage is regulated by varying the duty cycle of the PWM signal in the
range of 100% to 10%. Connecting the SYNC pin to a voltage greater than 1.5 V forces the converter to operate
permanently in the PWM mode even at light or no-load currents. The advantage is that the converter operates
with a fixed switching frequency that allows simple filtering of the switching frequency for noise-sensitive
applications. In this mode, the efficiency is lower compared to the power save mode during light loads. The
N-MOSFET of the devices stay on even when the current into the output drops to zero. This prevents the device
from going into discontinuous mode, and the device transfers unused energy back to the input. Therefore, there
is no ringing at the output, which usually occurs in discontinuous mode. The duty cycle range in constant
frequency mode is 100% to 10%.
It is possible to switch from forced PWM mode to the power save mode during operation by pulling the SYNC pin
LOW. The flexible configuration of the SYNC pin during operation of the device allows efficient power
management by adjusting the operation of the TPS62110 to the specific system requirements.
POWER SAVE MODE OPERATION (SYNC = LOW)
As the load current decreases, the converter enters the power save mode operation. During power save mode,
the converter operates with reduced switching frequency in pulse frequency modulation (PFM), and with a
minimum quiescent current to maintain high efficiency. Whenever the average output current goes below the skip
threshold, the converter enters the power save mode. The average current depends on the input voltage. It is
about 200 mA at low input voltages and up to 400 mA with maximum input voltage. The average output current
must be below the threshold for at least 32 clock cycles to enter the power save mode. During the power save
mode, the output voltage is monitored with a comparator and the output voltage is regulated in to a typical value
between the nominal output voltage and 0.8% above the nominal output voltage. When the output voltage falls
below the nominal output voltage, the P-channel switch turns on. The P-channel switch is turned off as the peak
switch current is reached. The N-channel rectifier is turned on, and the inductor current ramps down. As the
inductor current approaches zero, the N-channel rectifier is turned off and the switch is turned on starting the
next pulse. When the output voltage can not be reached with a single pulse, the device continues to switch with
its normal operating frequency until the comparator detects the output voltage to be 0.8% above the nominal
output voltage. This control method reduces the quiescent current to 20 µA (typical), and reduces the switching
frequency to a minimum that achieves the highest converter efficiency.
12
Submit Documentation Feedback
© 2010–2011, Texas Instruments Incorporated
Product Folder Link(s): TPS62110-HT
TPS62110-HT
SLVSAO9B – DECEMBER 2010 – REVISED FEBRUARY 2011
www.ti.com
DETAILED DESCRIPTION (continued)
1.6%
0.8%
VO (nominal)
司
公
限
有 2
件
技 83 器
科 16 元
子 29 子
电 -8 电
创 55 温
德 07 高
鸿 话 油
圳 电 石
深 系 理
联 代
业
专
-1.6%
t
Figure 10. Power Save Mode Output Voltage Thresholds
The typical PFM (SKIP) current threshold for the TPS62110 is given by:
VI
I S K IP »
25 W
(1)
Equation 1 is valid for input voltages up to 7 V. For higher voltages, the skip current threshold is not increased
further. The converter enters the fixed frequency PWM mode as soon as the output voltage falls below VO –
1.6% (nominal).
SOFT START
The TPS62110 has an internal soft-start circuit that limits the inrush current during start-up. This prevents
possible voltage drops of the input voltage when a battery or a high-impedance power source is connected to the
input of the TPS62110.
The soft start is implemented as a digital circuit increasing the switch current in steps of 300 mA, 600 mA,
1200 mA. The typical switch current limit is 2.4 A. Therefore, the start-up time depends on the output capacitor
and load current. Typical start-up time with a 22-μF output capacitor and 800-mA load current is 1 ms.
100% DUTY CYCLE LOW DROPOUT OPERATION
The TPS62110 offers the lowest possible input to output voltage difference while still maintaining operation with
the use of the 100% duty cycle mode. In this mode, the P-channel switch is constantly turned on. This is
particularly useful in battery-powered applications to achieve the longest operation time, taking full advantage of
the whole battery voltage range. The minimum input voltage to maintain regulation depends on the load current
and output voltage, and is calculated as:
(
V I min = VO max + I O max × rDS ( on ) max + R( L )
)
(2)
with:
IOmax = maximum output current plus inductor ripple current
rDS(on)max = maximum P-channel switch rDS(on)
R(L) = dc resistance of the inductor
VOmax = nominal output voltage plus maximum output voltage tolerance
Submit Documentation Feedback
© 2010–2011, Texas Instruments Incorporated
Product Folder Link(s): TPS62110-HT
13
TPS62110-HT
SLVSAO9B – DECEMBER 2010 – REVISED FEBRUARY 2011
www.ti.com
DETAILED DESCRIPTION (continued)
ENABLE
Logic low on EN forces the TPS62110 into shutdown. In shutdown, the power switch, drivers, voltage reference,
oscillator, and all other functions are turned off. The supply current is reduced to less than 2 μA in the shutdown
mode. When the device is in thermal shutdown, the bandgap is forced to be switched on even if the device is set
into shutdown by pulling EN to GND.
司
公
限
有 2
件
技 83 器
科 16 元
子 29 子
电 -8 电
创 55 温
德 07 高
鸿 话 油
圳 电 石
深 系 理
联 代
业
专
If an output voltage is present when the device is disabled, which could be due to an external voltage source or a
super capacitor, the reverse leakage current is specified under electrical characteristics. Pulling the enable pin
high starts up the TPS62110 with the soft start. If the EN pin is connected to any voltage other than VI or GND,
an increased leakage current of typically 10 μA and up to 20 μA can occur.
UNDERVOLTAGE LOCKOUT
The undervoltage lockout circuit prevents the device from misoperation at low-input voltages. It prevents the
converter from turning on the switch or rectifier MOSFET under undefined conditions. The minimum input voltage
to start up the TPS62110 is 3.4 V (worst case). The device shuts down at 2.8 V minimum.
SYNCHRONIZATION
If no clock signal is applied, the converter operates with a typical switching frequency of 1 MHz. It is possible to
synchronize the converter to an external clock within a frequency range from 0.8 MHz to 1.4 MHz. The device
automatically detects the rising edge of the first clock and synchronizes immediately to the external clock. If the
clock signal is stopped, the converter automatically switches back to the internal clock and continues operation.
The switch over is initiated if no rising edge on the SYNC pin is detected for a duration of four clock cycles.
Therefore, the maximum delay time can be 6.25 μs if the internal clock has its minimum frequency of 800 kHz.
If the device is synchronized to an external clock, the power save mode is disabled, and the devices stay in
forced PWM mode.
Connecting the SYNC pin to the GND pin enables the power save mode. The converter operates in the PWM
mode at moderate-to-heavy loads, and in the PFM mode during light loads, which maintains high efficiency over
a wide load current range.
POWER GOOD COMPARATOR
The power good (PG) comparator has an open-drain output capable of sinking 1 mA (typical). The PG is active
only when the device is enabled (EN=high). When the device is disabled (EN=low), the PG pin is pulled to GND.
The PG output is valid only after a 250-μs delay when the device is enabled, and the supply voltage is greater
than the undervoltage lockout V(UVLO). PG is low during the first 250 μs after shutdown and in shutdown.
The PG pin becomes active high when the output voltage exceeds 98.4% (typical) of its nominal value. Leave
the PG pin unconnected when not used.
LOW-BATTERY DETECTOR
The low-battery output (LBO) is an open-drain type which goes low when the voltage at the low-battery input
(LBI) falls below the trip point of 1.256 V ±1.5%. The voltage at which the low-battery warning is issued can be
adjusted with a resistive divider as shown in Figure 11. The sum of resistors (R1 + R2) as well as the sum of (R5
+ R6) is recommended to be in the 100 kΩ to 1 MΩ range for high efficiency at low output current. An external
pullup resistor can be connected to OUT, or any other voltage rail in the voltage range of 0 V to 16 V. During
start-up, the LBO output signal is invalid for the first 500 μs. LBO is high impedance when the device is disabled.
If the low-battery comparator function is not used, connect LBI to ground. The low-battery detector is disabled
when the device is disabled.
The logic level of the LBO pin is not defined for the first 500 μs after EN is pulled high.
When the LBI is used to supervise the battery voltage and shut down the TPS62111 at low-input voltages, the
battery voltage rises when the current drops to zero. The implemented hysteresis on the LBI pin may not be
sufficient for all types of batteries. Figure 11 shows how an additional external hysteresis can be implemented.
14
Submit Documentation Feedback
© 2010–2011, Texas Instruments Incorporated
Product Folder Link(s): TPS62110-HT
TPS62110-HT
SLVSAO9B – DECEMBER 2010 – REVISED FEBRUARY 2011
www.ti.com
DETAILED DESCRIPTION (continued)
6.8 mH
VI = 4.3 V to 17 V
16
1
2
TPS62110
VIN
VIN
EN
SW
SW
13
PG
11
LBO
4
FB
8
R3
R5
CI = 10 mF
25 V
6
VINA
7
AGND
5
LBI
3
SYNC
1 mF
R4
R1
560 kW
Cff
10 pF
CO = 22 mF
6.3 V
R2
300 kW
R7
司
公
限
有 2
件
技 83 器
科 16 元
子 29 子
电 -8 电
创 55 温
德 07 高
鸿 话 油
圳 电 石
深 系 理
联 代
业
专
R6
VO = 3.3 V
12
GND GND PwPD PGND PGND
9
10
14
15
Figure 11. LBI With Increased Hysteresis
NO LOAD OPERATION
When the converter operates in the forced PWM mode and there is no load connected to the output, the
converter regulates the output voltage by allowing the inductor current to reverse for a short time.
THEORY OR OPERATION / DESIGN PROCEDURE
Table 1. List of Inductors (1) (2)
MANUFACTURER
Coilcraft
Epcos
Sumida
TDK
Wurth
(1)
(2)
(3)
(3)
INDUCTANCE
DC RESISTANCE
SATURATION CURRENT
MSS6132-682
TYPE
6.8 µH
65 mR (max)
1.5 A
B82462G4682M
6.8 µH
50 mR (max)
1.5 A
CDRH5D28-6R2
6.2 µH
33 mR (typ)
1.8 A
SLF6028T-6R8M1R5
6.8 µH
35 mR (typ)
1.5 A
SLF7032T-6R8M1R6
6.8 µH
41 mR (typ)
1.6 A
7447789006
6.8 µH
44 mR (typ)
2.75 A
7447779006
6.8 µH
33 mR (typ)
3.3 A
744053006
6.2 µH
45 mR (typ)
1.8 A
Component selections are for 25°C only and will change for new temperature range.
Components have not been validated for extreme high temperature operation.
The manufacturer's part numbers are used for test purposes only.
Inductor Selection
The control loop of the TPS62110 family requires a certain value for the output inductor and the output capacitor
for stable operation. As long as the nominal value of L × C ≥ 6.2 µH × 22 µF, the control loop has enough phase
margin and the device is stable. Reducing the inductor value without increasing the output capacitor (or vice
versa) may cause stability problems. There are applications where it may be useful to increase the value of the
output capacitor, e.g., for a low transient output voltage change. From a stability point of view, the inductor value
could be decreased to keep the L × C product constant. However, there are drawbacks if the inductor value is
decreased. A low inductor value causes a high inductor ripple current and therefore reduces the maximum dc
output current. Table 2 gives the advantages and disadvantages when designing the inductor and output
capacitor.
Submit Documentation Feedback
© 2010–2011, Texas Instruments Incorporated
Product Folder Link(s): TPS62110-HT
15
TPS62110-HT
SLVSAO9B – DECEMBER 2010 – REVISED FEBRUARY 2011
www.ti.com
Table 2. Advantages and Disadvantages When Designing the Inductor and Output Capacitor
INFLUENCE ON STABILITY
ADVANTAGE
DISADVANTAGE
Less output voltage ripple
Increase Cout (>22 µF)
Uncritical
Decrease Cout (<22 µF)
Critical
Increase inductor value >6.8 µH
also
None
Less output voltage overshoot /
undershoot during load transient
Higher output voltage ripple
High output voltage overshoot /
undershoot during load
transient
None
Less gain and phase margin
司
公
限
有 2
件
技 83 器
科 16 元
子 29 子
电 -8 电
创 55 温
德 07 高
鸿 话 油
圳 电 石
深 系 理
联 代
业
专
Increase L (>6.8 µH)
Uncritical
Critical
Decrease L (<6.8 µH)
Increase output capacitor value >
22 µF also
Less inductor current ripple
More energy stored in the
inductor → higher voltage
overshoot during load transient
Higher dc output current possible if
operated close to the current limit
Smaller current rise → higher
voltage undershoot during load
transient → do not decrease the
value of Cout due to these
effects
Small voltage overshoot / undershoot
during load transient
High inductor current ripple
especially at high input voltage
and low output voltage
As it is shown in Table 2, the inductor value can be increased to higher values. For good performance, the
peak-to-peak inductor current ripple should be less than 30% of the maximum dc output current. Especially at
input voltages above 12 V, it makes sense to increase the inductor value to keep the inductor current ripple low.
In such applications, the inductor value can be increased to 10 µH or 22 µH. Values above 22 µH should be
avoided to keep the voltage overshoot during load transient in an acceptable range.
After choosing the inductor value, two additional inductor parameters should be considered:
1. current rating of the inductor
2. dc resistance
The dc resistance of the inductance directly influences the efficiency of the converter. Therefore, an inductor with
lowest dc resistance should be selected for highest efficiency. To avoid saturation of the inductor, the inductor
should be rated at least for the maximum output current plus the inductor ripple current which is calculated as:
1 -
D I L
=
V O
´
L
V O
V I
´
f
I L m ax =
IO
m ax +
D I L
2
(3)
Where:
f = Switching frequency (1000 kHz typical)
L = Inductor value
ΔIL = Peak-to-peak inductor ripple current
IL(max) = Maximum inductor current
The highest inductor current occurs at maximum VI. A more conservative approach is to select the inductor
current rating just for the maximum switch current of the TPS62110, which is 2.4 A (typically). See Table 1 for
recommended inductors.
OUTPUT CAPACITOR SELECTION
A 22-μF (typical) output capacitor is needed with a 6.8 μH inductor. For an output voltage greater than 5 V, a
33-μF (minimum) output capacitor is required for stability. For best performance, a low ESR ceramic output
capacitor is needed.
The RMS ripple current is calculated as:
16
Submit Documentation Feedback
© 2010–2011, Texas Instruments Incorporated
Product Folder Link(s): TPS62110-HT
TPS62110-HT
SLVSAO9B – DECEMBER 2010 – REVISED FEBRUARY 2011
www.ti.com
VO
VI
L ´ f
1 I R M S (C O ) = V O ´
´
1
2 ´
3
(4)
The overall output ripple voltage is the sum of the voltage spike caused by the output capacitor ESR plus the
voltage ripple caused by charge and discharging the output capacitor:
VO
VI
L ´ f
1 DV O
=
VO ´
æ
1
´ çç
+ RESR
è 8 ´ CO ´ f
ö
÷
÷
ø
(5)
司
公
限
有 2
件
技 83 器
科 16 元
子 29 子
电 -8 电
创 55 温
德 07 高
鸿 话 油
圳 电 石
深 系 理
联 代
业
专
Where the highest output voltage ripple occurs at the highest input voltage VI.
INPUT CAPACITOR SELECTION
The nature of the buck converter is a pulsating input current; therefore, a low ESR input capacitor is required for
best input voltage filtering, and minimizing the interference with other circuits caused by high input voltage
spikes. The input capacitor should have a minimum value of 10 µF and can be increased without any limit for
better input voltage filtering. The input capacitor should be rated for the maximum input ripple current calculated
as:
IR M S
= IO m ax ´
VO
V I
æ
VO ö
÷
´ çç 1 V I ÷ø
è
(6)
The worst-case RMS ripple current occurs at D = 0.5 and is calculated as: IRMS = IO/2. Ceramic capacitors show
a good performance because of their low ESR value, and they are less sensitive against voltage transients
compared to tantalum capacitors. Place the input capacitor as close as possible to the input pin of the IC for best
performance
FEEDFORWARD CAPACITOR SELECTION
The feedforward capacitor (Cff) is needed to compensate for parasitic capacitance from the feedback pin to GND.
Typically, a value of 4.7 pF to 22 pF is needed for an output voltage divider with a equivalent resistance (R1 in
parallel with R2) in the 150 kΩ range. The value can be chosen based on best transient performance and lowest
output voltage ripple in PFM mode.
RECOMMENDED CAPACITORS
It is recommended that only X5R or X7R ceramic capacitors be used as input/output capacitors. Ceramic
capacitors show a dc-bias effect. This effect reduces the effective capacitance when a dc-bias voltage is applied
across a ceramic capacitor, as on the output and input capacitor of a dc/dc converter. The effect may lead to a
significant capacitance drop especially for high input/output voltages and small capacitor packages. See the
manufacturer's data sheet about the performance with a dc bias voltage applied. It may be necessary to choose
a higher voltage rating or nominal capacitance value to get the required value at the operating point. The
capacitors listed in Table 3 have been tested with the TPS62110 with good performance.
Table 3. List of Capacitors (1) (2)
MANUFACTURER
Taiyo Yuden
PART NUMBER
SIZE
VOLTAGE
CAPACITANCE
TMK316BJ106KL
1206
25 V
10 µF
EMK325BJ226KM
1210
16 V
22 µF
25 V
10 µF
16 V
22 µF
25 V
10 µF
C3225X5R1E106M
TDK
C3225X7R1C226M
C3216X5R1E106MT
(1)
(2)
1210
1206
TYPE
Ceramic
Ceramic
Component selections are for 25°C only and will change for new temperature range.
Components have not been validated for extreme high temperature operation.
Submit Documentation Feedback
© 2010–2011, Texas Instruments Incorporated
Product Folder Link(s): TPS62110-HT
17
TPS62110-HT
SLVSAO9B – DECEMBER 2010 – REVISED FEBRUARY 2011
www.ti.com
APPLICATION INFORMATION
6.8 mH
VI = 3.5 V to 17 V
16
TPS62110
VIN
VIN
EN
1
2
SW
SW
13
R3
1 MW
R5
CI = 10 mF
25 V
6
VINA
7
AGND
5
LBI
PG
1 mF
3
R4
1 MW
LBO
4
FB
8
Cff
10 pF
R1
220 kW
11
CO = 2 x 22 mF
6.3 V
(See Note A)
R2
390 kW
SYNC
司
公
限
有 2
件
技 83 器
科 16 元
子 29 子
电 -8 电
创 55 温
德 07 高
鸿 话 油
圳 电 石
深 系 理
联 代
业
专
R6
VO = 1.8 V
12
GND GND PwPD PGND PGND
9
A.
10
14
15
For an output voltage lower than 2.5 V, an output capacitor of 33 μF or greater is recommended to improve load
transient.
Figure 12. Standard Connection for Adjustable Version
V O
= V F B
æ VO
R 1 = R 2 ´ çç
è V F B
R 1 + R 2
R 2
´
ö
÷ - R 2
÷
ø
(7)
VFB = 1.153 V
Table 4. Recommended Resistors (1) (2)
(1)
(2)
OUTPUT VOLTAGE
R1
R2
NOMINAL VOLTAGE
9V
680 kΩ
100 kΩ
8.993 V
TYPICAL Cff
22 pF
5V
510 kΩ
150 kΩ
5.073 V
10 pF
3.3 V
560 kΩ
300 kΩ
3.305 V
10 pF
2.5 V
390 kΩ
330 kΩ
2.515 V
10 pF
1.8 V
220 kΩ
390 kΩ
1.803 V
10 pF
1.5 V
100 kΩ
330 kΩ
1.502 V
10 pF
Component selections are for 25°C only and will change for new temperature range..
Components have not been validated for extreme high temperature operation.
6.8 mH
VI = 5.5 V to 17 V
TPS62112
16
1
2
CI = 10 mF
25 V
13
VIN
VIN
EN
SW
SW
12
PG
11
1 MW
6
VINA
7
AGND
5
LBI
1 mF
3
VO = 5 V
LBO
4
FB
8
CO = 22 mF
10 V
SYNC
GND GND PwPD PGND PGND
9
10
14
15
Figure 13. Standard Connection for Fixed Voltage Version
18
Submit Documentation Feedback
© 2010–2011, Texas Instruments Incorporated
Product Folder Link(s): TPS62110-HT
TPS62110-HT
SLVSAO9B – DECEMBER 2010 – REVISED FEBRUARY 2011
www.ti.com
6.8 mH
VI = 9.3 V to 17 V
16
1
2
CI = 10 mF
25 V
TPS62110
VIN
VIN
EN
13
VO = 9 V
12
1 MW
6
VINA
7
AGND
5
LBI
PG
1 mF
3
SW
SW
11
R1
680 kW
Cff
22 pF
CO = 33 mF
16 V
(See Note A)
LBO 4
FB
8
R2
100 kW
SYNC
司
公
限
有 2
件
技 83 器
科 16 元
子 29 子
电 -8 电
创 55 温
德 07 高
鸿 话 油
圳 电 石
深 系 理
联 代
业
专
GND GND PwPD PGND PGND
9
A.
10
14
15
For an output voltage greater than 5 V, an output capacitor of 33 μF minimum is required for stability.
Figure 14. Application With 9 V Output
Submit Documentation Feedback
© 2010–2011, Texas Instruments Incorporated
Product Folder Link(s): TPS62110-HT
19
PACKAGE OPTION ADDENDUM
www.ti.com
17-Feb-2011
司
公
限
有 2
件
技 83 器
科 16 元
子 29 子
电 -8 电
创 55 温
德 07 高
鸿 话 油
圳 电 石
深 系 理
联 代
业
专
PACKAGING INFORMATION
Orderable Device
TPS62110HPWP
Status
(1)
ACTIVE
(1)
Package Type Package
Drawing
HTSSOP
PWP
Pins
Package Qty
16
90
Eco Plan
(2)
Green (RoHS
& no Sb/Br)
Lead/
Ball Finish
MSL Peak Temp
(3)
Samples
(Requires Login)
CU NIPDAU Level-2-260C-1 YEAR
The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
(2)
Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability
information and additional product content details.
TBD: The Pb-Free/Green conversion plan has not been defined.
Pb-Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that
lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.
Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between
the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.
Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight
in homogeneous material)
(3)
MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information
provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and
continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals.
TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.
In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.
OTHER QUALIFIED VERSIONS OF TPS62110-HT :
• Catalog: TPS62110
• Automotive: TPS62110-Q1
• Enhanced Product: TPS62110-EP
Addendum-Page 1
PACKAGE OPTION ADDENDUM
www.ti.com
司
公
限
有 2
件
技 83 器
科 16 元
子 29 子
电 -8 电
创 55 温
德 07 高
鸿 话 油
圳 电 石
深 系 理
联 代
业
专
NOTE: Qualified Version Definitions:
17-Feb-2011
• Catalog - TI's standard catalog product
• Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects
• Enhanced Product - Supports Defense, Aerospace and Medical Applications
Addendum-Page 2
司
公
限
有 2
件
技 83 器
科 16 元
子 29 子
电 -8 电
创 55 温
德 07 高
鸿 话 油
圳 电 石
深 系 理
联 代
业
专
司
公
限
有 2
件
技 83 器
科 16 元
子 29 子
电 -8 电
创 55 温
德 07 高
鸿 话 油
圳 电 石
深 系 理
联 代
业
专
司
公
限
有 2
件
技 83 器
科 16 元
子 29 子
电 -8 电
创 55 温
德 07 高
鸿 话 油
圳 电 石
深 系 理
联 代
业
专
IMPORTANT NOTICE
Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements,
and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should
obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are
sold subject to TI’s terms and conditions of sale supplied at the time of order acknowledgment.
TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI’s standard
warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where
mandated by government requirements, testing of all parameters of each product is not necessarily performed.
TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and
applications using TI components. To minimize the risks associated with customer products and applications, customers should provide
adequate design and operating safeguards.
司
公
限
有 2
件
技 83 器
科 16 元
子 29 子
电 -8 电
创 55 温
德 07 高
鸿 话 油
圳 电 石
深 系 理
联 代
业
专
TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right,
or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information
published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a
warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual
property of the third party, or a license from TI under the patents or other intellectual property of TI.
Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied
by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive
business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional
restrictions.
Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all
express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not
responsible or liable for any such statements.
TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably
be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing
such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and
acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products
and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be
provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in
such safety-critical applications.
TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are
specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military
specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at
the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.
TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are
designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated
products in automotive applications, TI will not be responsible for any failure to meet such requirements.
Following are URLs where you can obtain information on other Texas Instruments products and application solutions:
Products
Applications
www.ti.com/audio
Communications and Telecom www.ti.com/communications
amplifier.ti.com
Computers and Peripherals
www.ti.com/computers
Data Converters
dataconverter.ti.com
Consumer Electronics
www.ti.com/consumer-apps
DLP® Products
www.dlp.com
Energy and Lighting
www.ti.com/energy
DSP
dsp.ti.com
Industrial
www.ti.com/industrial
Clocks and Timers
www.ti.com/clocks
Medical
www.ti.com/medical
Interface
interface.ti.com
Security
www.ti.com/security
logic.ti.com
Space, Avionics and Defense
www.ti.com/space-avionics-defense
power.ti.com
Transportation and Automotive www.ti.com/automotive
Microcontrollers
microcontroller.ti.com
Video and Imaging
RFID
www.ti-rfid.com
Audio
Amplifiers
Logic
Power Mgmt
OMAP Mobile Processors
www.ti.com/omap
Wireless Connectivity
www.ti.com/wirelessconnectivity
TI E2E Community Home Page
www.ti.com/video
e2e.ti.com
Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2011, Texas Instruments Incorporated