INFINEON HYB39L256160AT-7.5

HYB39L256160AC/T
256MBit 3.3V Mobile-RAM
256 MBit Synchronous Low-Power DRAM
Data Sheet Revision Dec. 2002
• Automatic and Controlled Precharge
Command
Features
-7.5
-8
Units
fCK,MAX
133
125
MHz
• Programmable Burst Length: 1, 2, 4, 8 and
full page
tCK3,MIN
7.5
8
ns
• Data Mask for byte control
tAC3,MAX
5.4
6
ns
• Auto Refresh (CBR)
tCK2,MIN
9.5
9.5
ns
• 8192 Refresh Cycles / 64ms
tAC2,MAX
6
6
ns
• Very low Self Refresh current
• Power Down and Clock Suspend Mode
• 16Mbit x16 organisation
• Random Column Address every CLK
(1-N Rule)
• VDD = VDDQ = 3.3 V
• P-TFBGA-54, with 9 x 6 ball array with
3 depopulated rows, 12 x 8 mm2
• Fully Synchronous to Positive Clock Edge
• Four Banks controlled by BA0 & BA1
• P-TSOPII-54 alternate package
• Programmable CAS Latency: 2, 3
• Operating Temperature Range
Commerical (00 to 700 C)
• Programmable Wrap Sequence: Sequential
or Interleave
Description
The HYB 39L256160AC Mobile-RAM is a new generation of low power, four bank Synchronous
DRAM’s organized as 4 banks x 4Mbit x 16. These synchronous Mobile-RAMs achieve high speed
data transfer rates by employing a chip architecture that prefetches multiple bits and then
synchronizes the output data to a system clock.
All of the control, address, data input and output circuits are synchronized with the positive edge of
an externally supplied clock.
Operating the four memory banks in an interleave fashion allows random access operation to occur
at higher rate. A sequential and gapless data rate is possible depending on burst length, CAS
latency and speed grade of the device.
Auto Refresh (CBR) and Self Refresh operation are supported. The device operates with a single
3.3V ± 0.3V power supply.
Compared to conventional SDRAM the self-refresh current is further reduced. The Mobile-RAM
devices are available in FBGA “chip-size” or TSOPII packages.
INFINEON Technologies AG
1
2002-12-20
HYB39L256160AC/T
256MBit 3.3V Mobile-RAM
Ordering Information
Type
Function Code Package
Description
HYB 39L256160AC-7.5 PC133-333-522 BGA-BOC
133 MHz 4B ´ 4M x16 LP-SDRAM
HYB 39L256160AC-8
PC100-222-620 BGA-BOC
100 MHz 4B ´ 4M x16 LP-SDRAM
HYB 39L256160AT-7.5
PC133-333-522 P-TSOP-54 (400mil) 133 MHz 4B ´ 4M x16 LP-SDRAM
HYB 39L256160AT-8
PC100-222-620 P-TSOP-54 (400mil) 100 MHz 4B ´ 4M x16 LP-SDRAM
Pin Definitions and Functions
CLK
Clock Input
DQ
Data Input/Output
CKE
Clock Enable
LDQM, UDQM
Data Mask
CS
Chip Select
VDD
Power (+ 3.3V)
RAS
Row Address Strobe
VSS
Ground
CAS
Column Address Strobe
VDDQ
Power for DQ’s (+3.3V)
WE
Write Enable
VSSQ
Ground for DQ’s
A0 - A12,
A0 - A8
Row Addresses
Column Addresses
N.C.
Not connected
BA0, BA1
Bank Select
INFINEON Technologies AG
2
2002-12-20
HYB39L256160AC/T
256MBit 3.3V Mobile-RAM
Pin Configuration for BGA devices
1
2
3
7
8
9
VSS
DQ15
VSSQ
A
VDDQ
DQ0
VDD
DQ14
DQ13
VDDQ
B
VSSQ
DQ2
DQ1
DQ12
DQ11
VSSQ
C
VDDQ
DQ4
DQ3
DQ10
DQ9
VDDQ
D
VSSQ
DQ6
DQ5
DQ8
NC
VSS
E
VDD
LDQM
DQ7
UDQM
CLK
CKE
F
CAS
RAS
WE
A12
A11
A9
G
BA0
BA1
CS
A8
A7
A6
H
A0
A1
A10
VSS
A5
A4
J
A3
A2
VDD
< Top-view >
INFINEON Technologies AG
3
2002-12-20
HYB39L256160AC/T
256MBit 3.3V Mobile-RAM
Pin Configuration for TSOP devices
x 16
816Mb
M x 16
16 M x 8
32 M x 4
VDD
VDD
VDD
DQ0
DQ0
N.C.
VDDQ
VDDQ
VDDQ
DQ1
DQ2
N.C.
DQ1
N.C.
DQ0
VSSQ
VSSQ
VSSQ
DQ3
DQ4
N.C.
DQ2
N.C.
N.C.
VDDQ
VDDQ
VDDQ
DQ5
DQ6
N.C.
DQ3
N.C.
DQ1
VSSQ
VSSQ
VSSQ
DQ7
N.C.
N.C.
VDD
VDD
VDD
LDQM
WE
CAS
RAS
CS
BA0
BA1
A10
A0
A1
A2
A3
N.C.
WE
CAS
RAS
CS
BA0
BA1
A10
A0
A1
A2
A3
N.C.
WE
CAS
RAS
CS
BA0
BA1
A10
A0
A1
A2
A3
VDD
VDD
VDD
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
54
53
52
51
50
49
48
47
46
45
44
43
42
41
40
39
38
37
36
35
34
33
32
31
30
29
28
VSS
VSS
VSS
N.C.
DQ7
DQ15
VSSQ
VSSQ
VSSQ
N.C.
DQ3
N.C.
DQ6
DQ14
DQ13
VDDQ
VDDQ
VDDQ
N.C.
N.C.
N.C.
DQ5
DQ12
DQ11
VSSQ
VSSQ
VSSQ
N.C.
DQ2
N.C.
DQ4
DQ10
DQ9
VDDQ
VDDQ
VDDQ
N.C.
N.C.
DQ8
VSS
VSS
VSS
N.C.
DQM
CLK
CKE
N.C.
A11
A9
A8
A7
A6
A5
A4
N.C.
DQM
CLK
CKE
N.C.
A11
A9
A8
A7
A6
A5
A4
N.C.
UDQM
CLK
CKE
A12
N.C.
A11
A9
A8
A7
A6
A5
A4
VSS
VSS
VSS
TSOPII-54 (10.16 mm x 22.22 mm, 0.8 mm pitch)
SPP04121
INFINEON Technologies AG
4
2002-12-20
HYB39L256160AC/T
256MBit 3.3V Mobile-RAM
Functional Block Diagrams
A0 - A12,
BA0, BA1
Column Address
Counter
Column Address
Buffer
Row Address
Buffer
Row
Decoder
Row
Decoder
Bank 0
8192 x 512
x 16 Bit
Input Buffer
Memory
Array
Bank 1
8192 x 512
x 16 Bit
Memory
Array
Bank 2
8192 x 512
x 16 Bit
Output Buffer
Row
Decoder
Column Decoder
Sense amplifier & I(O) Bus
Memory
Array
Refresh Counter
Row
Decoder
Column Decoder
Sense amplifier & I(O) Bus
Column Decoder
Sense amplifier & I(O) Bus
Row Addresses
A0 - A8, AP,
BA0, BA1
Column Decoder
Sense amplifier & I(O) Bus
Column Addresses
Memory
Array
Bank 3
8192 x 512
x 16 Bit
Control Logic &
Timing Generator
CLK
CKE
CS
RAS
CAS
WE
DQMU
DQML
DQ0 - DQ15
SPB04124
Block Diagram: 16Mb x16 SDRAM (13 / 9 / 2 addressing)
INFINEON Technologies AG
5
2002-12-20
HYB39L256160AC/T
256MBit 3.3V Mobile-RAM
Signal Pin Description
Pin
Type
Signal Polarity Function
CLK
Input
Pulse
Positive The system clock input. All of the SDRAM inputs are
Edge
sampled on the rising edge of the clock.
CKE
Input
Level
Active
High
Activates the CLK signal when high and deactivates the
CLK signal when low, thereby initiates either the Power
Down mode, Suspend mode, or the Self Refresh mode.
CS
Input
Pulse
Active
Low
CS enables the command decoder when low and disables
the command decoder when high. When the command
decoder is disabled, new commands are ignored but
previous operations continue.
RAS
CAS
WE
Input
Pulse
Active
Low
When sampled at the positive rising edge of the clock,
CAS, RAS, and WE define the command to be executed by
the SDRAM.
A0 - A12
Input
Level
–
During a Bank Activate command cycle, A0 - A12 define
the row address (RA0 - RA12) when sampled at the rising
clock edge.
During a Read or Write command cycle, A0-An define the
column address (CA0 - CAn) when sampled at the rising
clock edge. CAn depends from the SDRAM organization:
16M x16 SDRAM CA0 - CA8
(Page Length: 512bits)
In addition to the column address, A10 (=AP) is used to
invoke autoprecharge operation at the end of the burst read
or write cycle. If A10 is high, autoprecharge is selected and
BA0, BA1 defines the bank to be precharged. If A10 is low,
autoprecharge is disabled.
During a Precharge command cycle, A10 (=AP) is used in
conjunction with BA0 and BA1 to control which bank(s) to
precharge. If A10 is high, all four banks will be precharged
regardless of the state of BA0 and BA1. If A10 is low, then
BA0 and BA1 are used to define which bank to precharge.
BA0, BA1 Input
DQx
Level
–
Bank Select Inputs. Selects which bank is to be active.
Input Level
Output
–
Data Input/Output pins operate in the same manner as on
conventional DRAMs.
INFINEON Technologies AG
6
2002-12-20
HYB39L256160AC/T
256MBit 3.3V Mobile-RAM
Pin
Type
Signal Polarity Function
LDQM
UDQM,
Input
Pulse
VDD
VSS
VDDQ
VSSQ
Active
High
The Data Input/Output mask places the DQ buffers in a
high impedance state when sampled high. In Read mode,
DQM has a latency of two clock cycles and controls the
output buffers like an output enable. In Write mode,
L/UDQM has a latency of zero and operates as a word
mask by allowing input data to be written if it is low but
blocks the write operation if DQM is high.
LDQM and UDQM controls the lower and upper bytes in
x16 SDRAM.
Supply –
–
Power and ground for the input buffers and the core logic.
Supply –
–
Isolated power supply and ground for the output buffers to
provide improved noise immunity.
INFINEON Technologies AG
7
2002-12-20
HYB39L256160AC/T
256MBit 3.3V Mobile-RAM
Operation Definition
All of SDRAM operations are defined by states of control signals CS, RAS, CAS, WE, and xDQM at
the positive edge of the clock. The following list shows the truth table for the operation commands.
Operation
Device
State
CKEn-1
CKEn
Bank Active
Idle3
H
X
Bank Precharge
Any
H
X
Precharge All
Any
H
X
Write
DQM
Addr
CS
BA0
BA1
AP=
A10
X
V
V
V
L
X
V
L
X
L
X
X
H
X
L
RAS
CAS
WE
L
H
H
L
H
L
L
H
L
Active3
H
X
X
V
L
V
L
H
L
L
Write with Autoprecharge Active3
H
X
X
V
H
V
L
H
L
L
3
H
X
X
V
L
V
L
H
L
H
Read with Autoprecharge Active3
H
X
X
V
H
V
L
H
L
H
Mode Register Set4
Idle
H
X
X
V
V
V
L
L
L
L
No Operation
Any
H
X
X
X
X
X
L
H
H
H
Burst Stop
Active
H
X
X
X
X
X
L
H
H
L
Device Deselect
Any
H
X
X
X
X
X
H
X
X
X
Auto Refresh
Idle
H
H
X
X
X
X
L
L
L
H
Self Refresh Entry
Idle
H
L
X
X
X
X
L
L
L
H
Self Refresh Exit
Self
Refresh
L
H
X
X
X
X
H
X
X
X
L
H
H
X
Clock Suspend Entry
Active5
H
L
X
X
X
X
X
X
X
X
Clock Suspend Exit
Active
L
H
X
X
X
X
X
X
X
X
Power Down Entry
(Precharge standby or
active standby)
Idle
H
L
X
X
X
X
H
X
X
X
L
H
H
H
Power Down Exit
Any
Power
Down
Read
Active
Active5
L
H
X
X
X
X
H
X
X
X
L
H
H
L
Data Write/Output Enable Active
H
X
L
X
X
X
X
X
X
X
Data Write/Output
Disable
H
X
H
X
X
X
X
X
X
X
Active
Notes
1. V = Valid, x = Don’t Care, L = Low Level, H = High Level.
2. CKEn signal is input level when commands are provided, CKEn-1 signal is input level one clock before the
commands are provided.
3. This is the state of the banks designated by BA0, BA1 signals.
4. Address Input for Mode Set (Mode Register Operation)
5. Power Down Mode can not be entered during a burst cycle. When this command is asserted during a burst
cycle the device enters Clock Suspend Mode.
INFINEON Technologies AG
8
2002-12-20
HYB39L256160AC/T
256MBit 3.3V Mobile-RAM
Mode Register Table
BA1 BA0 A12 A11 A10
0
0
A9
A8
A7
Operation Mode
A6
A5
A4
A3
A2
CAS Latency
BT
Burst Length
Operation Mode
A1
A0
Address Bus (Ax)
Mode Register (Mx)
Burst Type
BA1 BA0 M12 M11 M10 M9
M8
M7
Mode
M3
Type
0
Sequential
1
Interleave
0
0
0
0
0
0
0
0
Burst Read/
Burst Write
0
0
0
0
0
1
0
0
Burst Read/
Single Write
CAS Latency
Burst Length
M6
M5
M4
Latency
0
0
0
Reserved
0
0
1
Reserved
0
0
0
1
0
2
0
0
1
1
3
1
0
0
Reserved
1
0
1
1
1
0
1
1
1
M2
Reserved
INFINEON Technologies AG
9
M1
Length
M0
Sequential
Interleave
0
1
1
0
1
2
2
0
1
0
4
4
0
1
1
8
8
1
0
0
1
0
1
1
1
0
1
1
1
Reserved
Reserved
full page
2002-12-20
HYB39L256160AC/T
256MBit 3.3V Mobile-RAM
Power-On and Initialization
The default power-on state of the mode register is supplier specific and may be undefined. The
following power on and initialization sequence guarantees the device is preconditioned to each
users specific needs. Like a conventional DRAM, the Synchronous DRAM must be powered up and
initialized in a predefined manner. VDD must be applied before or at the same time as VDDQ to the
specified voltage when the input signals are held in the “NOP” or “DESELECT” state. The power on
voltage must not exceed VDD +0.3V on any of the input pins or VDD supplies. The CLK signal must
be started at the same time. After power on, an initial pause of 200ms is required followed by a
precharge of all banks using the precharge command. To prevent data contention on the DQ bus
during power on, it is required that the DQM and CKE pins be held high during the initial pause
period. Once all banks have been precharged, the Mode Register Set Command must be issued to
initialize the Mode Register. A minimum of eight Auto Refresh cycles (CBR) are also required.These
may be done before or after programming the Mode Register. Failure to follow these steps may lead
to unpredictable start-up modes.
Programming the Mode Register
The Mode Register designates the operation mode at the read or write cycle. This register is divided
into 4 fields. A Burst Length Field to set the length of the burst, an Addressing Selection bit to
program the column access sequence in a burst cycle (interleaved or sequential), and a CAS
Latency Field to set the access time at clock cycle, an The mode set operation must be done before
any activate command after the initial power up. Any content of the mode register can be altered by
re-executing the mode set command. All banks must be in precharged state and CKE must be high
at least one clock before the mode set operation. After the mode register is set, a Standby or NOP
command is required. Low signals of RAS, CAS, and WE at the positive edge of the clock activate
the mode set operation. Address input data at this timing defines parameters to be set as shown in
the previous table. BA0 and BA1 have to be set to “0” to enter the Mode Register.
Read and Write Operation
When RAS is low and both CAS and WE are high at the positive edge of the clock, a RAS cycle
starts. According to address data, a word line of the selected bank is activated and all of sense
amplifiers associated to the wordline are set. A CAS cycle is triggered by setting RAS high and CAS
low at a clock timing after a necessary delay, tRCD, from the RAS timing. WE is used to define either
a read (WE = H) or a write (WE = L) at this stage.
SDRAM provides a wide variety of fast access modes. In a single CAS cycle, serial data read or
write operations are allowed at up to a 133MHz data rate. The numbers of serial data bits are the
burst length programmed at the mode set operation, i.e., one of 1, 2, 4, 8 and full page. Column
addresses are segmented by the burst length and serial data accesses are done within this
boundary. The first column address to be accessed is supplied at the CAS timing and the
subsequent addresses are generated automatically by the programmed burst length and its
sequence. For example, in a burst length of 8 with interleave sequence, if the first address is ‘2’,
then the rest of the burst sequence is 3, 0, 1, 6, 7, 4, and 5.
Full page burst operation is only possible using the sequential burst type and page length is a
function of the I/O organisation and column addressing. Full page burst operation do not self
terminate once the burst length has been reached. In other words, unlike burst length of 2, 4 and 8,
full page burst continues until it is terminated using another command.
INFINEON Technologies AG
10
2002-12-20
HYB39L256160AC/T
256MBit 3.3V Mobile-RAM
Similar to the page mode of conventional DRAM’s, burst read or write accesses on any column
address are possible once the RAS cycle latches the sense amplifiers. The maximum tRAS or the
refresh interval time limits the number of random column accesses. A new burst access can be
done even before the previous burst ends. The interrupt operation at every clock cycle is supported.
When the previous burst is interrupted, the remaining addresses are overridden by the new address
with the full burst length. An interrupt which accompanies an operation change from a read to a write
is possible by exploiting DQM to avoid bus contention.
When two or more banks are activated sequentially, interleaved bank read or write operations are
possible. With the programmed burst length, alternate access and precharge operations on two or
more banks can realize fast serial data access modes among many different pages. Once two or
more banks are activated, column to column interleave operation can be performed between
different pages. When the partial array activation is set, data will get lost when self-refresh is used
in all non activated banks.
Burst Length and Sequence
Burst
Length
Starting
Address
(A2 A1 A0)
Sequential Burst
Addressing
(decimal)
Interleave Burst
Addressing
(decimal)
2
xx0
xx1
0, 1
1, 0
0, 1
1, 0
4
x00
x01
x10
x11
0, 1, 2, 3
1, 2, 3, 0
2, 3, 0, 1
3, 0, 1, 2
0, 1, 2, 3
1, 0, 3, 2
2, 3, 0, 1
3, 2, 1, 0
8
000
001
010
011
100
101
110
111
Full Page
nnn
0
1
2
3
4
5
6
7
1
2
3
4
5
6
7
0
2
3
4
5
6
7
0
1
3
4
5
6
7
0
1
2
4
5
6
7
0
1
2
3
5
6
7
0
1
2
3
4
6
7
0
1
2
3
4
5
7
0
1
2
3
4
5
6
0
1
2
3
4
5
6
7
Cn, Cn+1, Cn+2
1
0
3
2
5
4
7
6
2
3
0
1
6
7
4
5
3
2
1
0
7
6
5
4
4
5
6
7
0
1
2
3
5
4
7
6
1
0
3
2
6
7
4
5
2
3
0
1
7
6
5
4
3
2
1
0
not supported
Refresh Mode
Mobile-RAM has two refresh modes, Auto Refresh and Self Refresh.
Auto-Refresh
Auto Refresh is similar to the CAS-before-RAS refresh of earlier DRAMs. All banks must be
precharged before applying any refresh mode. An on-chip address counter increments the word
and the bank addresses. No bank information is required for both refresh modes.
The chip enters the Auto Refresh mode, when RAS and CAS are held low and CKE and WE are
held high at a clock edge. The mode restores word line after the refresh and no external precharge
INFINEON Technologies AG
11
2002-12-20
HYB39L256160AC/T
256MBit 3.3V Mobile-RAM
command is necessary. A minimum tRC time is required between two automatic refreshes in a burst
refresh mode. The same rule applies to any access command after the automatic refresh operation.
In Auto-Refresh mode all banks are refreshed, independed if the partial activation has been set.
Self-Refresh
The chip has an on-chip timer that is used when the Self Refresh mode is entered. The self-refresh
command is asserted with RAS, CAS, and CKE low and WE high at a clock edge. All external
control signals including the clock are disabled. Returning CKE to high enables the clock and
initiates the refresh exit operation. After the exit command, at least one tRC delay is required prior to
any command. After self refresh exit an autorefresh command is recommended due to the chance
of an exit just before the next internal refresh is executed.
DQM Function
DQMx has two functions for data I/O read and write operations. During reads, when it turns to “high”
at a clock edge, data outputs are disabled and become high impedance after two clock periods
(DQM Data Disable Latency tDQZ). It also provides a data mask function for writes. When DQM is
activated, the write operation at the next clock is prohibited (DQM Write Mask Latency tDQW = zero
clocks).
Suspend Mode
During normal access, CKE is held high enabling the clock. When CKE is low, it freezes the internal
clock and extends data read and write operations. One clock delay is required for mode entry and
exit (Clock Suspend Latency tCSL).
Power Down
In order to reduce standby power consumption, a power down mode is available. All banks must be
precharged before the Mobile-RAM can enter the Power Down mode. Once the Power Down mode
is initiated by holding CKE low, all receiver circuits except for CLK and CKE are gated off. The
Power Down mode does not perform any refresh operations, therefore the device can’t remain in
Power Down mode longer than the Refresh period (tREF) of the device. Exit from this mode is
performed by taking CKE “high”. One clock delay is required for power down mode entry and exit.
Auto Precharge
Two methods are available to precharge Mobile-RAMs. In an automatic precharge mode, the CAS
timing accepts one extra address, CA10, to determine whether the chip restores or not after the
operation. If CA10 is high when a Read Command is issued, the Read with Auto-Precharge function
is initiated. If CA10 is high when a Write Command is issued, the Write with Auto-Precharge function
is initiated. The Mobile-RAM automatically enters the precharge operation after tWR (Write recovery
time) following the last data in.
INFINEON Technologies AG
12
2002-12-20
HYB39L256160AC/T
256MBit 3.3V Mobile-RAM
Precharge Command
There is also a separate precharge command available. When RAS and WE are low and CAS is
high at a clock edge, it triggers the precharge operation. Three address bits, BA0, BA1 and A10 are
used to define banks as shown in the following list. The precharge command can be imposed one
clock before the last data out for CAS latency = 2 and two clocks before the last data out for CAS
latency = 3. Writes require a time delay tWR from the last data out to apply the precharge command.
Bank Selection by Address Bits
A10
BA0
BA1
0
0
0
Bank 0
0
0
1
Bank 1
0
1
0
Bank 2
0
1
1
Bank 3
1
x
x
all Banks
Burst Termination
Once a burst read or write operation has been initiated, there are several methods used to terminate
the burst operation prematurely. These methods include using another Read or Write Command to
interrupt an existing burst operation, using a Precharge Command to interrupt a burst cycle and
close the active bank, or using the Burst Stop Command to terminate the existing burst operation
but leave the bank open for future Read or Write Commands to the same page of the active bank.
When interrupting a burst with another Read or Write Command care must be taken to avoid DQ
contention. The Burst Stop Command, however, has the fewest restrictions making it the easiest
method to use when terminating a burst operation before it has been completed. If a Burst Stop
command is issued during a burst write operation, then any residual data from the burst write cycle
will be ignored. Data that is presented on the DQ pins before the Burst Stop Command is registered
will be written to the memory.
INFINEON Technologies AG
13
2002-12-20
HYB39L256160AC/T
256MBit 3.3V Mobile-RAM
Electrical Characteristics
Absolute Maximum Ratings
Operating Case Temperature Range (commercial) ....................................................... 0 to +70°C
Storage Temperature Range ................................................................................... –55 to +150°C
Input/Output Voltage VIN, VOUT ......................................................................... –1.0 to VDD + 0.5V
Input/Output Voltage VIN, VOUT ................................................................................. –1.0 to +4.6V
Power Supply Voltages VDD, VDDQ ............................................................................ –1.0 to +4.6V
Power Dissipation ................................................................................................................... 0.7W
Data out Current (short circuit) .............................................................................................. 50mA
Note: Stresses above those listed under “Absolute Maximum Ratings” may cause permanent
damage of the device. Exposure to absolute maximum rating conditions for extended
periods may affect device reliability.
Recommended Operation and DC Characteristics
TCASE = 0 to 70 °C (commercial),
VSS = 0V
Parameter
Symbol
Limit Values
min.
max.
Unit Notes
DRAM Core Supply Voltage
VDD
2.7
3.6
V
I/O Supply Voltage
VDDQ
2.7
3.6
V
Input High Voltage (CMD, Addr.)
VIH
2.0
VDDQ +0.3 V
1, 2
Input Low Voltage (CMD, Addr.)
VIL
– 0.3
+ 0.3
1, 2
Data Input High (Logic 1) Voltage
VIH
2.0
VDDQ +0.3 V
Data Input Low (Logic 0) Voltage
VIL
– 0.3
+ 0.3
V
Data Output High (Logic 1) Voltage
VOH
2.4
–
V
IOH = –0.1mA
Data Output Low (Logic 0) Voltage
VOL
–
0.2
V
IOL =–0.1mA
Input Leakage Current, any input
(0V < VIN < VDDQ, all other inputs = 0V)
II(L)
–5
5
mA
Output Leakage Current
(DQ is disabled, 0 V < VOUT < VDD)
IO(L)
–5
5
mA
V
Notes
1. All voltages are referenced to VSS.
2. VIH may overshoot to VDDQ +2.0V for pulse width of <4ns with VDDQ =3.3V.
VIL may undershoot to –2.0V for pulse width <4.0ns with VDDQ =3.3V.
Pulse width measured at 50% points with amplitude measured peak to DC reference.
INFINEON Technologies AG
14
2002-12-20
HYB39L256160AC/T
256MBit 3.3V Mobile-RAM
Capacitance
TCASE = 0 to 70 °C (commercial),
f = 1 MHz
Parameter
Symbol
Values
Unit
min.
max.
Input Capacitance (CLK)
CI1
-
3.5
pF
Input Capacitance
(A0 - A12, BA0, BA1, RAS, CAS, WE, CS, CKE, DQM)
CI2
-
3.8
pF
Input/Output Capacitance (DQ)
CIO
-
6.0
pF
Operating Currents
TCASE = 0 to 70 °C (commercial)
(Recommended Operating Conditions unless otherwise noted)
Parameter & Test Condition
Symbol
-7.5
-8
max.
max.
Unit Note
Operating current
single bank access cycles
tRC = tRC,MIN
IDD1
65
60
mA
3
Precharge standby current
in Power Down Mode
CS = VIH,MIN,
CKE £ VIL,MAX
IDD2P
0.6
0.5
mA
3
Precharge standby current
in Non Power Down Mode
CS = VIH,MIN,
CKE ³ VIH,MIN
IDD2N
20
18
mA
3
No operating current
CKE ³ VIH,MIN
IDD3N
25
20
mA
3
tCK = tCK,MIN, CS = VIH,MIN,
CKE £ VIL,MAX
IDD3P
3.5
3.5
mA
3
IDD4
80
60
mA
3, 4
active state (max. 4 banks)
Burst Operating Current
Read command cycling
Auto Refresh Current
Auto Refresh command cycling
tRC = tRC,MIN
IDD5
155
140
mA
Self refresh current
tCK =infinity
IDD6
475
475
mA
Notes
3. These parameters depend on the frequency. These values are measured at 133MHz for -7.5 and at 100MHz
for -8 parts. Input signals are changed once during tCK. If the devices are operating at a frequency less than the
maximum operation frequency, these current values are reduced.
4. These parameters are measured with continuous data stream during read access and all DQ toggling. CL = 3
and BL = 4 is used and the VDDQ current is excluded.
INFINEON Technologies AG
15
2002-12-20
HYB39L256160AC/T
256MBit 3.3V Mobile-RAM
AC Characteristics
1, 2
TCASE = 0 to 70 °C (commercial),
(Recommended Operating Conditions unless otherwise noted)
Parameter
Symbol
Values
-7.5
Unit
Note
-8
min. max. min. max.
Clock and Clock Enable
Clock Cycle Time
–
CAS Latency = 3 tCK3
CAS Latency = 2 tCK2
7.5
9.5
–
–
8
9.5
–
–
ns
ns
CAS Latency = 3 fCK3
CAS Latency = 2 fCK2
–
–
133
105
–
–
125
105
MHz
MHz
CAS Latency = 3 tAC3
CAS Latency = 2 tAC2
–
–
5.4
6
–
–
6
6
ns
ns
3
–
ns
–
Clock frequency
2, 3, 6
Access Time from Clock
Clock High Pulse Width
tCH
2.5
–
Clock Low Pulse Width
tCL
2.5
–
3
–
ns
–
Transition Time
tT
0.3
1.2
0.5
1.5
ns
–
Input Setup Time
tIS
1.5
–
2
–
ns
4
Input Hold Time
tIH
0.8
–
1
–
ns
4
CKE Setup Time
tCKS
1.5
–
2
–
ns
4
CKE Hold Time
tCKH
0.8
–
1
–
ns
4
Mode Register Set-up Time
tRSC
2
–
2
–
CLK
–
Power Down Mode Entry Time
tSB
0
7.5
0
8
ns
–
Row to Column Delay Time
tRCD
19
–
19
–
ns
5
Row Precharge Time
tRP
19
–
19
–
ns
5
Row Active Time
tRAS
45
100k
48
100k
ns
5
Row Cycle Time
tRC
67
–
70
–
ns
5
Activate(a) to Activate(b) Command Period
tRRD
15
–
16
–
ns
5
CAS(a) to CAS(b) Command Period
tCCD
1
–
1
–
CLK
–
–
Setup and Hold Times
Common Parameters
Refresh Cycle
INFINEON Technologies AG
16
2002-12-20
HYB39L256160AC/T
256MBit 3.3V Mobile-RAM
AC Characteristics (cont’d)1, 2
TCASE = 0 to 70 °C (commercial),
(Recommended Operating Conditions unless otherwise noted)
Parameter
Symbol
Values
-7.5
Unit
Note
–
-8
min. max. min. max.
Refresh Period (8192 cycles)
tREF
–
64
–
64
ms
Self Refresh Exit Time
tSREX
1
–
1
–
CLK
Data Out Hold Time
tOH
3
–
3
–
ns
2, 5, 6
Data Out to Low Impedance Time
tLZ
1
–
0
–
ns
–
Data Out to High Impedance Time
tHZ
3
7
3
8
ns
–
DQM Data Out Disable Latency
tDQZ
–
2
–
2
CLK
–
Write Recovery Time
tWR
14
–
14
–
ns
DQM Write Mask Latency
tDQW
0
–
0
–
CLK
Read Cycle
Write Cycle
INFINEON Technologies AG
17
7
–
2002-12-20
HYB39L256160AC/T
256MBit 3.3V Mobile-RAM
Notes
1. For proper power-up see the operation section of this data sheet.
2. AC timing tests are referenced to the 0.9V crossover point. The transition time is measured
between VIH and VIL. All AC measurements assume tT = 1 ns with the AC output load circuit
(details will be defined later). Specified tAC and tOH parameters are measured with a 30pF only,
without any resistive termination and with a input signal of 1V/ns edge rate.
I/O
30 pF
Measurement conditions for
tAC and tOH
3. If clock rising time is longer than 1 ns, a time (tT /2 - 0.5) ns has to be added to this parameter.
4. If tT is longer than 1 ns, a time (tT - 1) ns has to be added to this parameter.
5. These parameter account for the number of clock cycle and depend on the operating frequency
of the clock, as follows:
the number of clock cycle = specified value of timing period (counted in fractions as a whole
number)
6. Access time from clock tAC is 4.6ns for -7.5 components with no termination and 0pF load,
Data out hold time tOH is 1.8ns for -7.5 components with no termination and 0pF load.
7. The write recovery time of tWR = 14ns cycles allows the use of one clock cycle for the write
recovery time when the memory operation frequency is equal or less than 72MHz. For all
memory operation frequencies higher than 72MHz two clock cycles for tWR are mandatory.
INFINEON recommends to use two clock cylces for the write recovery time in all applications.
INFINEON Technologies AG
18
2002-12-20
HYB39L256160AC/T
256MBit 3.3V Mobile-RAM
Timing Diagrams
1. Bank Activate Command Cycle
2. Burst Read Operation
3. Read Interrupted by a Read
4. Read to Write Interval
4.1 Read to Write Interval
4.2 Minimum Read to Write Interval
4.3 Non-Minimum Read to Write Interval
5. Burst Write Operation
6. Write and Read Interrupt
6.1 Write Interrupted by a Write
6.2 Write Interrupted by Read
7. Burst Write & Read with Auto-Precharge
7.1 Burst Write with Auto-Precharge
7.2 Burst Read with Auto-Precharge
8. AC- Parameters
8.1 AC Parameters for a Write Timing
8.2 AC Parameters for a Read Timing
9. Mode Register Set
10. Power on Sequence and Auto Refresh (CBR)
11. Clock Suspension (using CKE)
11. 1 Clock Suspension During Burst Read CAS Latency = 2
11. 2 Clock Suspension During Burst Read CAS Latency = 3
11. 3 Clock Suspension During Burst Write CAS Latency = 2
11. 4 Clock Suspension During Burst Write CAS Latency = 3
12. Power Down Mode and Clock Suspend
13. Self Refresh ( Entry and Exit )
14. Auto Refresh ( CBR )
15. Random Column Read ( Page within same Bank)
15.1 CAS Latency = 2
15.2 CAS Latency = 3
16. Random Column Write ( Page within same Bank)
16.1 CAS Latency = 2
16.2 CAS Latency = 3
17. Random Row Read ( Interleaving Banks) with Precharge
17.1 CAS Latency = 2
17.2 CAS Latency = 3
18. Random Row Write ( Interleaving Banks) with Precharge
18.1 CAS Latency = 2
18.2 CAS Latency = 3
19. Precharge Termination of a Burst
INFINEON Technologies AG
19
2002-12-20
HYB39L256160AC/T
256MBit 3.3V Mobile-RAM
1. Bank Activate Command Cycle
(CAS latency = 3)
T0
T1
T
T
T
T
T
CLK
Address
Bank B
Row Addr.
Bank B
Col. Addr.
t RCD
Command
Bank B
Activate
NOP
Bank B
Row Addr.
Bank A
Row Addr.
t RRD
NOP
Write B
with Auto
Precharge
Bank A
Activate
NOP
Bank B
Activate
t RC
"H" or "L"
SPT03784
2. Burst Read Operation
(Burst Length = 4, CAS latency = 2, 3)
T0
T1
T2
T3
T4
T5
T6
T7
T8
Read A
NOP
NOP
NOP
NOP
NOP
NOP
NOP
NOP
CLK
Command
CAS
latency = 2
t CK2 , DQ’s
CAS
latency = 3
t CK3 , DQ’s
INFINEON Technologies AG
DOUT A0 DOUT A1 DOUT A2 DOUT A3
DOUT A0 DOUT A1 DOUT A2 DOUT A3
SPT03712
20
2002-12-20
HYB39L256160AC/T
256MBit 3.3V Mobile-RAM
3. Read Interrupted by a Read
(Burst Length = 4, CAS latency = 2, 3)
T0
T1
T2
T3
T4
T5
T6
T7
T8
Read A
Read B
NOP
NOP
NOP
NOP
NOP
NOP
NOP
CLK
Command
CAS
latency = 2
t CK2 , DQ’s
DOUT A0 DOUT B0 DOUT B1 DOUT B2 DOUT B3
CAS
latency = 3
t CK3 , DQ’s
DOUT A0 DOUT B0 DOUT B1 DOUT B2 DOUT B3
SPT03713
4. Read to Write Interval
4.1 Read to Write Interval
(Burst Length = 4, CAS latency = 3)
T0
T1
T2
T3
T4
T5
T6
T7
T8
CLK
Minimum delay between the Read and Write
Commands = 4 + 1 = 5 cycles
Write latency t DQW of DQMx
DQMx
t DQZ
Command
NOP
Read A
DQ’s
NOP
NOP
NOP
DOUT A0
NOP
Write B
NOP
NOP
DIN B0
DIN B1
DIN B2
Must be Hi-Z before
the Write Command
"H" or "L"
INFINEON Technologies AG
SPT03787
21
2002-12-20
HYB39L256160AC/T
256MBit 3.3V Mobile-RAM
4. 2 Minimum Read to Write Interval
(Burst Length = 4, CAS latency = 2)
T0
T1
T2
T3
T4
T5
T6
T7
T8
Write A
NOP
NOP
NOP
DIN A0
DIN A1
DIN A2
DIN A3
CLK
t DQW
DQM
t DQZ
1 Clk Interval
Command
NOP
NOP
Bank A
Activate
NOP
Read A
Must be Hi-Z before
the Write Command
CAS
latency = 2
t CK2 , DQ’s
"H" or "L"
SPT03939
4. 3. Non-Minimum Read to Write Interval
(Burst Length = 4, CAS latency = 2, 3)
T0
T1
T2
T3
T4
T5
T6
T7
T8
NOP
NOP
CLK
t DQW
DQM
t DQZ
Command
NOP
Read A
NOP
NOP
Read A
NOP
Write B
Must be Hi-Z before
the Write Command
CAS
latency = 2
t CK2 , DQ’s
DOUT A0 DOUT A1
DIN B0
DIN B1
DIN B2
CAS
latency = 3
t CK3 , DQ’s
DOUT A0
DIN B0
DIN B1
DIN B2
"H" or "L"
INFINEON Technologies AG
SPT03940
22
2002-12-20
HYB39L256160AC/T
256MBit 3.3V Mobile-RAM
5. Burst Write Operation
(Burst Length = 4, CAS latency = 2, 3)
T0
T1
T2
T3
T4
T5
T6
T7
T8
NOP
Write A
NOP
NOP
NOP
NOP
NOP
NOP
NOP
DIN A0
DIN A1
DIN A2
DIN A3
don’t care
CLK
Command
DQ’s
The first data element and the Write
are registered on the same clock edge.
INFINEON Technologies AG
Extra data is ignored after
termination of a Burst.
23
SPT03790
2002-12-20
HYB39L256160AC/T
256MBit 3.3V Mobile-RAM
6. Write and Read Interrupt
6.1 Write Interrupted by a Write
(Burst Length = 4, CAS latency = 2, 3)
T0
T1
T2
T3
T4
T5
T6
T7
T8
NOP
Write A
Write B
NOP
NOP
NOP
NOP
NOP
NOP
DIN B1
DIN B2
DIN B3
CLK
Command
1 Clk Interval
DQ’s
DIN A0
DIN B0
SPT03791
6.2 Write Interrupted by a Read
(Burst Length = 4, CAS latency = 2, 3)
T0
T1
T2
T3
T4
T5
T6
T7
T8
NOP
Write A
Read B
NOP
NOP
NOP
NOP
NOP
NOP
CLK
Command
CAS
latency = 2
t CK2 , DQ’s
DIN A0
don’t care
CAS
latency = 3
t CK3 , DQ’s
DIN A0
don’t care
DOUT B0 DOUT B1 DOUT B2 DOUT B3
don’t care
DOUT B0 DOUT B1 DOUT B2 DOUT B3
Input data must be removed from the DQ’s
at least one clock cycle before the Read data
appears on the outputs to avoid data contention.
Input data for the Write is ignored.
SPT03719
INFINEON Technologies AG
24
2002-12-20
HYB39L256160AC/T
256MBit 3.3V Mobile-RAM
7. Burst Write and Read with Auto Precharge
7.1 Burst Write with Auto-Precharge
(Burst Length = 2, CAS latency = 2, 3 )
T0
T1
Bank A
A ctive
NOP
T2
T3
W rite A
NOP
T4
T5
T6
NOP
NOP
T7
T8
CLK
CAS Latency = 2:
C o m m an d
Auto Precharge
tWR
D IN A 0
D Q 's
NOP
*
D IN A 1
A ctiva te
NOP
NOP
NOP
t RP
CAS Latency = 3:
Bank A
A c tive
C o m m a nd
NOP
NOP
W rite A
NOP
Auto Precharge
NOP
NOP
tWR
D IN A 0
D Q 's
t RP
*
D IN A 1
*
A ctiva te
B eg in A u to P re ch arge
B a nk ca n b e re activa ted a fte r trp
S P T0 3 9 0 9 _ 2
7.2 Burst Read with Auto-Precharge
(B u rst L en g th = 4 , C A S la te n cy = 2, 3 )
T0
T1
T2
T3
T4
T5
T6
T7
T8
Read A
w ith A P
NOP
NOP
NOP
NOP
NOP
NOP
NOP
NOP
C LK
C om m and
CAS
la te n cy = 2
D Q 's
CAS
la te n cy = 3
D Q 's
*
DOUT A0
DOUT A1
DOUT A2
t RP
DOUT A3
*
DOUT A0
DOUT A1
DOUT A2
t RP
DOUT A3
* B e g in A u to P re c h a rg e
B a n k ca n b e re a ctiv a te d a fte r trp
INFINEON Technologies AG
25
S P T0 37 2 1_ 2
2002-12-20
HYB39L256160AC/T
256MBit 3.3V Mobile-RAM
8. AC Parameters
8.1 AC Parameters for a Write Timing
B u rs t L e ng th = 4, C A S L a te nc y = 2
T0
T1
T2
T3
T4
T5
T6
T7
T8
T9
T1 0
T 11 T 1 2 T 13 T 1 4 T1 5 T 16 T 1 7 T1 8 T 19 T 2 0
T2 1 T 2 2
C LK
t CH
t CK2
t CL
CKE
t CKS
t CH
t CKH
B e g in A u to
P re c h arg e
Bank B
B e gin A u to
P re c h arge
B ank A
t CS
CS
RAS
CAS
WE
BS
t AH
AP
RBx
RAx
RAy
RAz
RBy
RAz
RBy
t AS
A d dr.
RAx
CAx
RAy
CBx
RBx
RAy
DQM
t WR
t RCD
t DS
t RP
t DH
t RC
H i-Z
A x 0 A x 1 A x2 A x 3 B x 0 B x1
DQ
A ctiv a te
Com m and
Bank A
A c tiv a te
Com m and
Bank B
W rite w ith
A u to P re c h arge
Com m and
B a nk A
INFINEON Technologies AG
B x2 Bx3
t RP
t RRD
Ay0 Ay1 A y2 Ay3
A c tiv a te
W rite
Com m and Com m and
Bank A
Bank A
W rite w ith
A uto P rec h a rg e
Com m and
Bank B
t WR
P re c ha rg e A ctiv a te
A c tiv a te
C o m m an d C o m m an d C o m m an d
Bank A
Bank A
Bank B
SPT03910_2
26
2002-12-20
HYB39L256160AC/T
256MBit 3.3V Mobile-RAM
8.2 AC Parameters for a Read Timing
Burst Length = 2, CAS Latency = 2
T0
T1
T2
T3
T4
T5
T6
T7
T8
T9
T10
T11
T12
T13
CLK
t CH
t CK2
t CL
CKE
t CKH
t CS
Begin Auto
Precharge
Bank B
t CKS
t CH
CS
RAS
CAS
WE
BS
t AH
AP
RAx
RBx
RAy
t AS
Addr.
RAx
CAx
RBx
RAy
RBx
t RRD
t RAS
t RC
DQM
t AC2
t LZ
t OH
t RCD
DQ
t HZ
Hi-Z
t HZ
Ax0
Activate
Command
Bank A
INFINEON Technologies AG
Read
Command
Bank A
t RP
t AC2
Activate
Command
Bank B
27
Ax1
Read with
Auto Precharge
Command
Bank B
Bx0
Precharge
Command
Bank A
Bx1
Activate
Command
Bank A
S P T 03911 _2
2002-12-20
HYB39L256160AC/T
256MBit 3.3V Mobile-RAM
9. Mode Register Set
C A S L aten cy = 2
T0
T1
T2
T3
T4
T5
T6
T7
T8
T9
T 10 T 11 T1 2 T 1 3 T 14 T1 5 T1 6 T 1 7 T 18 T1 9 T 2 0 T 2 1 T 22
CLK
CKE
t RSC
CS
RAS
CAS
WE
BS
AP
A d d re ss K ey
Addr.
P rec ha rg e
C o m m an d
A ll B a nk s
A ny
C o m m an d
M od e R eg is te r
S et C om m a nd
INFINEON Technologies AG
SPT03912_2
28
2002-12-20
HYB39L256160AC/T
256MBit 3.3V Mobile-RAM
10. Power on Sequence and Auto Refresh (CBR)
T2
T3
T4
CKE
T5
T6
T7
T8
T9
T10 T11 T12 T13 T14 T15 T16 T17 T18 T19 T20 T21 T22
~
~
~
~
~
~
T1
~
~
T0
CLK
2 Clock min.
Minimum of 8 Refresh Cycles are required
~
~
~
~
High Level
is required
~
~
~ ~
RAS
~ ~
~
~
~
~
~ ~
~
~
AP
~
~ ~
~
BS
~
~
~
~ ~
~
WE
~
~ ~
~
~
~ ~
~
CAS
~
~ ~
~
~
~
~
~
CS
~
~ ~
~
Addr.
~ ~
~
~
~
~
~
~
Address Key
DQM
t RC
~
~
Hi-Z
~
~
t RP
DQ
8th Auto Refresh
Command
Precharge
Command
All Banks
Inputs must be
stable for 200 µs
1st Auto Refresh
Command
INFINEON Technologies AG
Mode Register
Set Command
Any
Command
SPT03913
29
2002-12-20
HYB39L256160AC/T
256MBit 3.3V Mobile-RAM
11. Clock Suspension (Using CKE)
11.1 Clock Suspension During Burst Read CAS Latency = 2
Burst Length = 4, CAS Latency = 2
T0
T1
T2
T3
T4
T5
T6
T7
T8
T9
T10 T11 T12 T13 T14 T15 T16 T17 T18 T19 T20 T21 T22
CLK
t CK2
CKE
CS
RAS
CAS
WE
BS
AP
RAx
Addr.
RAx
CAx
DQM
t CSL
t CSL
DQ
Hi-Z
Ax0
Activate
Read
Command Command
Bank A
Bank A
INFINEON Technologies AG
t HZ
t CSL
Ax1
Ax2
Ax3
Clock
Suspend
1 Cycle
Clock
Suspend
2 Cycles
Clock
Suspend
3 Cycles
30
SPT03914
2002-12-20
HYB39L256160AC/T
256MBit 3.3V Mobile-RAM
11.2 Clock Suspension During Burst Read CAS Latency = 3
Burst Length = 4, CAS Latency = 3
T0
T1
T2
T3
T4
T5
T6
T7
T8
T9
T10 T11 T12 T13 T14 T15 T16 T17 T18 T19 T20 T21 T22
CLK
t CK3
CKE
CS
RAS
CAS
WE
BS
AP
RAx
Addr.
RAx
CAx
t CSL
t CSL
DQM
t CSL
t HZ
DQ
Hi-Z
Ax0
Activate
Command
Bank A
Read
Command
Bank A
INFINEON Technologies AG
Ax1
Ax2
Ax3
Clock
Suspend
1 Cycle
Clock
Suspend
2 Cycles
Clock
Suspend
3 Cycles
31
SPT03915
2002-12-20
HYB39L256160AC/T
256MBit 3.3V Mobile-RAM
11.3 Clock Suspension During Burst Write CAS Latency = 2
Burst Length = 4, CAS Latency = 2
T0
T1
T2
T3
T4
T5
T6
T7
T8
T9
T10 T11 T12 T13 T14 T15 T16 T17 T18 T19 T20 T21 T22
CLK
t CK2
CKE
CS
RAS
CAS
WE
BS
AP
RAx
Addr.
RAx
CAx
DQM
DQ
Hi-Z
Activate
Command
Bank A
DAx0
DAx1
Clock
Suspend
1 Cycle
DAx2
Clock
Suspend
2 Cycles
DAx3
Clock
Suspend
3 Cycles
Write
Command
Bank A
INFINEON Technologies AG
SPT03916
32
2002-12-20
HYB39L256160AC/T
256MBit 3.3V Mobile-RAM
11.4 Clock Suspension During Burst Write3
Burst Length = 4, CAS Latency = 3
T0
T1
T2
T3
T4
T5
T6
T7
T8
T9
T10 T11 T12 T13 T14 T15 T16 T17 T18 T19 T20 T21 T22
CLK
t CK3
CKE
CS
RAS
CAS
WE
BA
A8/AP
RAx
Addr.
RAx
CAx
DQMx
DQ
Hi-Z
DAx0
Activate
Command
Bank A
DAx1
Clock
Suspend
1 Cycle
DAx2
Clock
Suspend
2 Cycles
DAx3
Clock
Suspend
3 Cycles
Write
Command
Bank A
INFINEON Technologies AG
SPT03917
33
2002-12-20
HYB39L256160AC/T
256MBit 3.3V Mobile-RAM
12. Power Down Mode and Clock Suspend
Burst Length = 4, CAS Latency = 2
T0
T1
T2
T3
T4
T5
T6
T7
T8
T9
T10 T11 T12 T13 T14 T15 T16 T17 T18 T19 T20 T21 T22
CLK
t CKS
t CK2
t CKS
CKE
CS
RAS
CAS
WE
BS
AP
RAx
Addr.
RAx
CAx
DQM
t HZ
DQ
Hi-Z
Ax0 Ax1
Activate
Command
Bank A
Active
Standby
Clock Suspend
Mode Entry
Read
Command
Bank A
Ax2
Clock Mask
End
Clock Mask
Start
Clock Suspend
Mode Exit
Ax3
Precharge
Command
Bank A
Precharge
Standby
Power Down
Mode Entry
Any
Command
Power Down
Mode Exit
SPT03918
INFINEON Technologies AG
34
2002-12-20
HYB39L256160AC/T
256MBit 3.3V Mobile-RAM
13. Self Refresh (Entry and Exit)
T0
T1
T2
T3
T4
T5
T6
T7
T8
T9
T10 T11 T12 T13 T14 T15 T16 T17 T18 T19 T20 T21 T22
~
~
CLK
~
~
CKE
~
~
t CKS
t CKS
~
~
~
~
CS
~
~
~
~
RAS
~
~
CAS
~
~
~
~
~
~
WE
~
~
BS
~ ~
~
~
AP
~
~
~
~
~
~
Addr.
tSREX
t RC
DQM
~
~
Hi-Z
~
~
DQ
All Banks
must be idle
Self Refresh
Entry
Begin Self Refresh
Exit Command
Any
Command
Self Refresh Exit
Command
issued (async.)
SPT03919-3
INFINEON Technologies AG
35
2002-12-20
HYB39L256160AC/T
256MBit 3.3V Mobile-RAM
14. Auto Refresh (CBR)
B u rst L ength = 4, C A S Latency = 2
T0
T1
T2
T3
T4
T5
T6
T7
T8
T9
T 1 0 T 1 1 T 12 T 13 T 14 T 15 T 1 6 T 17 T 18 T 19 T 20 T 21 T 22
C LK
t CK2
CKE
CS
RAS
CAS
WE
BS
RAx
AP
RAx
A ddr.
t RC
t RP
CAx
t RC
(M inim um Inte rval)
DQM
H i-Z
A x0 A x1 A x 2 A x3
DQ
P recharge A uto R efresh
C om m and C o m m and
A ll B anks
A uto R efres h
C om m a nd
A ctivate
C om m a nd
B ank A
R ead
C o m m and
B ank A
SPT03920_2
INFINEON Technologies AG
36
2002-12-20
HYB39L256160AC/T
256MBit 3.3V Mobile-RAM
15. Random Column Read (Page within same Bank)
15.1 CAS Latency = 2
Burst Length = 4, CAS Latency = 2
T0
T1
T2
T3
T4
T5
T6
T7
T8
T9
T10 T11 T12 T13 T14 T15 T16 T17 T18 T19 T20 T21 T22
CLK
t CK2
CKE
CS
RAS
CAS
WE
BS
AP
RAw
Addr.
RAw
RAz
CAw
CAx
CAy
RAz
CAz
DQM
DQ
Hi Z
Aw0 Aw1 Aw2 Aw3 Ax0 Ax1 Ay0 Ay1 Ay2 Ay3
Activate
Command
Bank A
Read
Command
Bank A
INFINEON Technologies AG
Read
Command
Bank A
Read
Command
Bank A
Precharge
Command
Bank A
37
Activate
Command
Bank A
Az0 Az1 Az2 Az3
Read
Command
Bank A
SPT03921
2002-12-20
HYB39L256160AC/T
256MBit 3.3V Mobile-RAM
15.2 CAS Latency = 3
Burst Length = 4, CAS Latency = 3
T0
T1
T2
T3
T4
T5
T6
T7
T8
T9
T10 T11 T12 T13 T14 T15 T16 T17 T18 T19 T20 T21 T22
CLK
t CK3
CKE
CS
RAS
CAS
WE
BS
AP
RAw
Addr.
RAw
RAz
CAw
CAx
CAy
RAz
CAz
DQM
DQ
Hi Z
Aw0 Aw1 Aw2 Aw3 Ax0 Ax1 Ay0 Ay1 Ay2 Ay3
Activate
Command
Bank A
Read
Command
Bank A
INFINEON Technologies AG
Read
Command
Bank A
Read
Command
Bank A
38
Precharge
Command
Bank A
Activate
Command
Bank A
Read
Command
Bank A SPT03922
2002-12-20
HYB39L256160AC/T
256MBit 3.3V Mobile-RAM
16. Random Column write (Page within same Bank)
16.1 CAS Latency = 2
B u rs t L en g th = 4 , C A S L a te n c y = 2
T0
T1
T2
T3
T4
T5
T6
T7
T8
T9
T10
T 1 1 T1 2 T 1 3 T 1 4 T 15 T 1 6 T 1 7 T 1 8 T 1 9 T 2 0
T21 T22
C LK
t CK2
CKE
CS
RAS
CAS
WE
BS
AP
RBw
A d d r.
RBw
RBz
CBw
CBy
CBx
RBz
CBz
DQM
Hi Z
DQ
DBw0
DBw1 DBw2 DBw3
A c tiv a te
W rite
C o m m a n d C om m a n d
B ank B
Bank B
DBx0
DBx1
DBy0
DBy1
DBy2
W rite
W rite
C om m and C om m and
B ank B
B a nk B
DBy3
DBz0
DBz1
DBz2
DBz3
P re c h a rg e A c tiv a te
R ead
C o m m a n d C o m m an d C o m m a n d
B ank B
B ank B
B ank B
SPT03923_2
INFINEON Technologies AG
39
2002-12-20
HYB39L256160AC/T
256MBit 3.3V Mobile-RAM
16.2. CAS Latency = 3
Burst Length = 4, CAS Latency = 3
T0
T1
T2
T3
T4
T5
T6
T7
T8
T9
T10 T11 T12 T13 T14 T15 T16 T17 T18 T19 T20 T21 T22
CLK
t CK3
CKE
CS
RAS
CAS
WE
BS
AP
RBz
Addr.
RBz
RBz
CBz
CBx
CBy
RBz
CBz
DQM
DQ
Hi Z
DBw0 DBw1 DBw2 DBw3 DBx0 DBx1 DBy0 DBy1 DBy2 DBy3
Activate
Command
Bank B
Write
Command
Bank B
INFINEON Technologies AG
Write
Command
Bank B
Write
Command
Bank B
40
DBz0 DBz1
Precharge
Command
Bank B
Activate
Command
Bank B
Write
Command
Bank B SPT03924
2002-12-20
HYB39L256160AC/T
256MBit 3.3V Mobile-RAM
17. Random Row Read (Interleaving Banks) with Precharge
17.1 CAS Latency = 2
B u rst L e n g th = 8 , C A S L a te n c y = 2
T0
T1
T2
T3
T4
T5
T6
T7
T8
T9
T10
T11 T12 T13 T14 T15 T16 T17 T18 T19 T20
T21 T22
C LK
t CK2
CKE
H ig h
CS
RAS
CAS
WE
BS
AP
RBx
A d d r.
RBx
RAx
CBx
RAx
RBy
CAx
RBy
CBy
t RP
t RCD
DQM
t AC2
H i-Z
DQ
B x0
B x1 B x2 B x3 B x4 B x5 B x6 B x7 A x0
A ctiva te
R ead
C om m and C om m and
B ank B
B ank B
A ctiva te
C om m and
B ank A
P re c h a rg e A ctiva te
C om m and C om m and
B ank B
B ank B
R ead
C om m and
B ank A
INFINEON Technologies AG
A x1 A x2 A x3 A x4 A x5 A x6 A x7
41
B y0 B y1
R ead
C om m and
B ank B
SPT03925_2
2002-12-20
HYB39L256160AC/T
256MBit 3.3V Mobile-RAM
17.2 CAS Latency = 3
Burst Length = 8, CAS Latency = 3
T0
T1
T2
T3
T4
T5
T6
T7
T8
T9
T10 T11 T12 T13 T14 T15 T16 T17 T18 T19 T20 T21 T22
CLK
t CK3
CKE
High
CS
RAS
CAS
WE
BS
AP
RBx
Addr.
RBx
RAx
CBx
RBy
RAx
CAx
RBy
t AC3
t RCD
CBy
t RP
DQM
DQ
Hi-Z
Activate
Command
Bank B
Bx0 Bx1 Bx2 Bx3 Bx4 Bx5 Bx6 Bx7 Ax0 Ax1 Ax2 Ax3 Ax4 Ax5 Ax6 Ax7 By0
Read
Command
Bank B
Activate
Command
Bank A
Read
Command
Bank A
Precharge
Command
Bank B
Activate
Command
Bank B
Read
Command
Bank B
Precharge
Command
Bank A
SPT03926
INFINEON Technologies AG
42
2002-12-20
HYB39L256160AC/T
256MBit 3.3V Mobile-RAM
18. Random Row Write (Interleaving Banks) with Precharge
18.1 CAS Latency = 2
B u rs t L e n g th = 8 , C A S L a te n c y = 2
T0
T1
T2
T3
T4
T5
T6
T7
T8
T9
T10
T11 T12 T13 T14 T15 T16 T17 T18 T19 T20
T21 T22
C LK
t CK2
CKE
H ig h
CS
RAS
CAS
WE
BS
AP
RAx
A d d r.
RAx
RBx
CAx
RAy
RBx
CBx
t RCD
RAy
t WR
CAy
t WR
t RP
DQM
H i-Z
DQ
DAx0
DAx1
DAx2
DAx3
A c tiv a te
W rite
C om m and C om m and
B ank A
B ank A
DAx4
DAx5
DAx6
DAx7
DBx0
DBx1
DBx2
A c tiv a te
W rite
C om m and C om m and
B ank B
B ank B
P re c h a rg e
C om m and
B ank A
INFINEON Technologies AG
43
DBx3
DBx4
A c tiv a te
C om m and
B ank A
DBx5
DBx6
DBx7
DAy0
DAy1
DAy2
DAy3
DAy4
P re c h a rg e
C om m and
B ank B
W rite
C om m and
B ank A
SPT03927_2
2002-12-20
HYB39L256160AC/T
256MBit 3.3V Mobile-RAM
18.2 CAS Latency = 3
Burst Length = 8, CAS Latency = 3
T0
T1
T2
T3
T4
T5
T6
T7
T8
T9
T10 T11 T12 T13 T14 T15 T16 T17 T18 T19 T20 T21 T22
CLK
t CK3
CKE
High
CS
RAS
CAS
WE
BS
AP
RAx
Addr.
RAx
RAy
RBx
CAx
RBx
CBx
t RCD
RAy
t WR
t RP
CAy
t WR
DQM
DQ
Hi-Z
Activate
Command
Bank A
DAx0 DAx1 DAx2 DAx3 DAx4 DAx5 DAx6 DAx7 DBx0 DBx1 DBx2 DBx3 DBx4 DBx5 DBx6 DBx7 DAy0 DAy1 DAy2 DAy3
Write
Command
Bank A
Activate
Command
Bank B
Write
Command
Bank B
Precharge
Command
Bank A
Activate
Command
Bank A
Write
Command
Bank A
Precharge
Command
Bank B
SPT03928
INFINEON Technologies AG
44
2002-12-20
HYB39L256160AC/T
256MBit 3.3V Mobile-RAM
19. Precharge termination of a Burst
19.1 CAS Latency = 2
Burst Length = 8 or Full Page, CAS Latency = 2
T0
T1
T2
T3
T4
T5
T6
T7
T8
T9
T10 T11 T12 T13 T14 T15 T16 T17 T18 T19 T20 T21 T22
CLK
t CK2
CKE
High
CS
RAS
CAS
WE
BS
AP
RAx
Addr.
RAx
RAz
RAy
CAx
RAy
CAy
t RP
RAz
CAz
t RP
t RP
Ay0 Ay1 Ay2
Az0 Az1 Az2
DQM
DQ
Hi Z
Activate
Command
Bank A
DAx0 DAx1 DAx2 DAx3
Write
Command
Bank A
Precharge Termination
of a Write Burst.
Write Data is masked.
Precharge
Command
Bank A
Read
Command
Bank A
Precharge
Command
Bank A
Read
Command
Bank A
Activate
Command
Bank A
Activate
Command
Bank A
Precharge
Command
Bank A
Precharge Termination
of a Read Burst.
SPT03933
INFINEON Technologies AG
45
2002-12-20
HYB39L256160AC/T
256MBit 3.3V Mobile-RAM
Package Outline 1
Plastic Package, P-TFBGA-54-2
(8 x 12 mm2, 0.8 mm ball pitch, 3 depopulated rows)
Thin Fine pitch Ball Grid Array, SMD
tolerance ±0.1mm for length and width
INFINEON Technologies AG
46
2002-12-20
HYB39L256160AC/T
256MBit 3.3V Mobile-RAM
Package Outline 2
0.8
15˚±5˚
26x 0.8 = 20.8
3)
0.35 +0.1
-0.05
0.1 54x
0.5 ±0.1
11.76 ±0.2
0.2 M 54x
28
6 max
54
10.16 ±0.13 2)
0.15 +0.06
-0.03
1±0.05
15˚±5˚
0.1±0.05
Plastic Package, P-TSOPII-54
(400 mil, 0.8 mm lead pitch)
Thin Small Outline Package, SMD
1 2.5 max
22.22 ±0.13
27
1)
GPX09039
Index Marking
1)
Does not include plastic or metal protrusion of 0.15 max per side
Does not include plastic protrusion of 0.25 max per side
3)
Does not include dambar protrusion of 0.13 max per side
2)
INFINEON Technologies AG
47
2002-12-20
HYB39L256160AC/T
256MBit 3.3V Mobile-RAM
Change History
Release Date Change Details
2001-08-23
First Revision
2001-09-24
Introduced max. package height
AC timing tests are referenced to the 0.9V crossover point
Package outline defined: 8mm x 12mm
Adjusted currents
2001-11-23
Availability of TSOP package included
Jedec conforming package drawings included
tRCD and tRP for -7.5 changed
2002-12-20
header lines: common paragraph format applied (bookmark in PDF)
p. 4 and p.6: corrected chip organisation “16Mb x 16”
p. 8: Table Operation Definition extended by twp rows “Clock Suspend Entry” and
“Clock Suspend Exit” (see mode description on p. 12)
p. 8 Note 5 extended by “When this command is asserted during a burst cycle the
device enters Clock Suspend Mode.”
p. 12: “Self Refresh” description improved
p. 14: “Absolute Recommended Ratings” for VIN, VOUT, VDD, VDDQ extended
p. 14: extended voltage range for VDD and VDDQ = [2.7V, 3.6V]
p. 14ff: deleted VDD and VDDQ range above tables and partly replaced by note
“(Recommended Operating Conditions unless otherwise noted)“
p. 14: VIH,MIN and VOH,MIN redefined
p. 14: note 2 clear wording for over- and undershoot as originally intended
p. 15: table operating currents updated, symbols changed from ICC to IDD, value
type “max.” added, IDD6 named “self refresh current”
p. 15: IDD1 description (“activate precharge cycles with one bank”) updated
p. 15: tCK defined by Note 3 or set to infinity
p. 15: Note 3 corrected to “... at 133 MHz for -7.5 ...” and partly deleted (formula
for IDD(tCK) incorrect)
p. 15: Note 4: “assumed” replaced by “used”
p. 16: table AC characteristics: clock frequency fCK instead of tCK, CL index 2 and
3 for tCK and tAC, unit CLK replaced by tCK
p. 18: PC133 replaced by -7.5
p. 35: revised timing diagram SPT03919-3
p. 46: TFBGA package outline moved to end of data sheet
p. 46: TFBGA outline now eps format, added “tolerance ±0.1mm for length and
width”
p. 47: TSOP package outline moved to end of data sheet
INFINEON Technologies AG
48
2002-12-20