Filterless High Efficiency Mono 3 W Class-D Audio Amplifier SSM2317 supply. It is capable of delivering 3 W of continuous output power with <1% THD + N driving a 3 Ω load from a 5.0 V supply. FEATURES Filterless Class-D amplifier with Σ-Δ modulation Automatic level control (ALC) improves dynamic range and prevents clipping 3 W into 3 Ω load and 1.4 W into 8 Ω load at 5.0 V supply with <10% total harmonic distortion (ALC off) 700 mW into 8 Ω load at 4.2 V supply (ALC 80%) 93% efficiency at 5.0 V, 1.4 W into 8 Ω speaker >93 dB signal-to-noise ratio (SNR) Single-supply operation from 2.5 V to 5.5 V 20 nA ultralow shutdown current Short-circuit and thermal protection Available in 9-ball, 1.5 mm × 1.5 mm WLCSP Pop-and-click suppression Built-in resistors reduce board component count Default fixed 18 dB or user-adjustable gain setting The SSM2317 features a high efficiency, low noise modulation scheme that does not require any external LC output filters. The modulation continues to provide high efficiency even at low output power. It operates with 93% efficiency at 1.4 W into 8 Ω or 85% efficiency at 3 W into 3 Ω from a 5.0 V supply and has an SNR of >93 dB. Spread-spectrum pulse density modulation is used to provide lower EMI radiated emissions compared with other Class-D architectures. Automatic level control (ALC) can be activated to suppress clipping and improve dynamic range. This feature only requires one external resistor tied to GND via the VTH pin and an activation voltage on the ALC_EN pin. The SSM2317 has a micropower shutdown mode with a typical shutdown current of 20 nA. Shutdown is enabled by applying a logic low to the SD pin. APPLICATIONS Mobile phones MP3 players Portable gaming Portable electronics Educational toys The device also includes pop-and-click suppression circuitry. This minimizes voltage glitches at the output during turn-on and turnoff, reducing audible noise on activation and deactivation. GENERAL DESCRIPTION The default gain of the SSM2317 is 18 dB, but users can reduce the gain by using a pair of external resistors (see the Gain section). The SSM2317 is a fully integrated, high efficiency, Class-D audio amplifier. It is designed to maximize performance for mobile phone applications. The application circuit requires a minimum of external components and operates from a single 2.5 V to 5.5 V The SSM2317 is specified over the commercial temperature range of −40°C to +85°C. It has built-in thermal shutdown and output short-circuit protection. It is available in a 9-ball, 1.5 mm × 1.5 mm wafer level chip scale package (WLCSP). FUNCTIONAL BLOCK DIAGRAM VBATT 2.5V TO 5.5V 10µF 0.1µF 0.1µF1 AUDIO IN+ IN+ 10kΩ SSM2317 80kΩ OUT+ MODULATOR (Σ-Δ) 0.1µF1 AUDIO IN– VDD IN– FET DRIVER OUT– 10kΩ 80kΩ SHUTDOWN SD BIAS INTERNAL OSCILLATOR ALC ALC_EN POP-AND-CLICK SUPPRESSION GND VTH RTH 1 INPUT CAPACITORS ARE OPTIONAL IF INPUT DC COMMON-MODE VOLTAGE IS APPROXIMATELY VDD/2. 07242-001 ALC ENABLE Figure 1. Rev. A Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners. One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781.329.4700 www.analog.com Fax: 781.461.3113 ©2008 Analog Devices, Inc. All rights reserved. SSM2317 TABLE OF CONTENTS Features .............................................................................................. 1 Gain .............................................................................................. 14 Applications ....................................................................................... 1 Pop-and-Click Suppression ...................................................... 14 General Description ......................................................................... 1 Output Modulation Description .............................................. 14 Functional Block Diagram .............................................................. 1 Layout .......................................................................................... 14 Revision History ............................................................................... 2 Input Capacitor Selection .......................................................... 15 Specifications..................................................................................... 3 Proper Power Supply Decoupling ............................................ 15 Absolute Maximum Ratings............................................................ 5 Automatic Level Control (ALC) ............................................... 15 Thermal Resistance ...................................................................... 5 Operating Modes ........................................................................ 15 ESD Caution .................................................................................. 5 Attack Time, Hold Time, and Release Time ........................... 15 Pin Configuration and Function Descriptions ............................. 6 Output Threshold ....................................................................... 16 Typical Performance Characteristics ............................................. 7 Enable/Disabling ALC ............................................................... 16 Typical Application Circuits.......................................................... 13 Outline Dimensions ....................................................................... 17 Theory of Operation ...................................................................... 14 Ordering Guide .......................................................................... 17 Overview...................................................................................... 14 REVISION HISTORY 6/08—Rev. 0 to Rev. A Changes to Figure 1 .......................................................................... 1 Changes to Table 2 ............................................................................ 5 Changes to Figure 17 and Figure 18 ............................................... 9 Changes to Figure 39 and Figure 40 ............................................. 13 Changes to Ordering Guide .......................................................... 17 3/08—Revision 0: Initial Version Rev. A | Page 2 of 20 SSM2317 SPECIFICATIONS VDD = 5.0 V, TA = 25°C, RL = 8 Ω + 33 μH, ALC = off, unless otherwise noted. Table 1. Parameter DEVICE CHARACTERISTICS Output Power Efficiency Total Harmonic Distortion + Noise Input Common-Mode Voltage Range Common-Mode Rejection Ratio Average Switching Frequency Differential Output Offset Voltage POWER SUPPLY Supply Voltage Range Power Supply Rejection Ratio Supply Current (Typically, 170 μA Increase with ALC On) Shutdown Current Symbol Conditions PO RL = 8 Ω, THD = 1%, f = 1 kHz, 20 kHz BW, VDD = 5.0 V RL = 8 Ω, THD = 1%, f = 1 kHz, 20 kHz BW, VDD = 3.6 V RL = 8 Ω, THD = 10%, f = 1 kHz, 20 kHz BW, VDD = 5.0 V RL = 8 Ω, THD = 10%, f = 1 kHz, 20 kHz BW, VDD = 3.6 V RL = 4 Ω, THD = 1%, f = 1 kHz, 20 kHz BW, VDD = 5.0 V RL = 4 Ω, THD = 1%, f = 1 kHz, 20 kHz BW, VDD = 3.6 V RL = 4 Ω, THD = 10%, f = 1 kHz, 20 kHz BW, VDD = 5.0 V RL = 4 Ω, THD = 10%, f = 1 kHz, 20 kHz BW, VDD = 3.6 V RL = 3 Ω, THD = 1%, f = 1 kHz, 20 kHz BW, VDD = 5.0 V RL = 3 Ω, THD = 1%, f = 1 kHz, 20 kHz BW, VDD = 3.6 V RL = 3 Ω, THD = 10%, f = 1 kHz, 20 kHz BW, VDD = 5.0 V RL = 3 Ω, THD = 10%, f = 1 kHz, 20 kHz BW, VDD = 3.6 V PO = 1.4 W, 8 Ω, VDD = 5.0 V PO = 1 W into 8 Ω, f = 1 kHz, VDD = 5.0 V PO = 0.5 W into 8 Ω, f = 1 kHz, VDD = 3.6 V η THD + N CMRRGSM fSW VOOS VCM = 2.5 V ± 100 mV at 217 Hz, output referred VDD PSRR PSRRGSM ISY Guaranteed from PSRR test VDD = 2.5 V to 5.0 V, dc input floating VRIPPLE = 100 mV at 217 Hz, inputs ac grounded, CIN = 0.1 μF VIN = 0 V, no load, VDD = 5.0 V ISD Gain ZIN SHUTDOWN CONTROL Input Voltage High Input Voltage Low Wake-Up Time Shutdown Time Output Impedance VIH VIL tWU tSD ZOUT Typ Max Unit VDD − 1.0 W W W W W W W W W W W W % % % V 1.42 0.72 1.77 0.91 2.53 1.27 3.16 1 1.59 3.111 1.55 3.891 1.94 93 0.02 0.02 1.0 VCM GAIN CONTROL Closed-Loop Gain Differential Input Impedance Min 57 280 2.0 Gain = 18 dB 85 60 V dB dB 3.6 mA VIN = 0 V, no load, VDD = 3.6 V VIN = 0 V, no load, VDD = 2.5 V VIN = 0 V, load = 8 Ω + 33 μH, VDD = 5.0 V VIN = 0 V, load = 8 Ω + 33 μH, VDD = 3.6 V VIN = 0 V, load = 8 Ω + 33 μH, VDD = 2.5 V SD = GND 3.2 2.7 3.7 3.3 2.8 20 mA mA mA mA mA nA SD = VDD SD = GND 18 10 10 dB kΩ kΩ ISY ≥ 1 mA ISY ≤ 300 nA SD rising edge from GND to VDD SD falling edge from VDD to GND SD = GND 1.2 0.5 28 5 >100 V V ms μs kΩ Rev. A | Page 3 of 20 2.5 70 dB kHz mV 5.5 SSM2317 Parameter NOISE PERFORMANCE Output Voltage Noise Signal-to-Noise Ratio 1 Symbol Conditions en VDD = 3.6 V, f = 20 Hz to 20 kHz, inputs are ac grounded, gain = 18 dB, A-weighted PO = 1.4 W, RL = 8 Ω SNR Min Typ Max 72 μV 93 dB Although the SSM2317 has good audio quality above 3 W, continuous output power beyond 3 W must be avoided due to device packaging limitations. Rev. A | Page 4 of 20 Unit SSM2317 ABSOLUTE MAXIMUM RATINGS Absolute maximum ratings apply at TA = 25°C, unless otherwise noted. THERMAL RESISTANCE θJA is specified for the worst-case conditions, that is, a device soldered in a circuit board for surface-mount packages. Table 2. Parameter Supply Voltage Input Voltage Common-Mode Input Voltage Continuous Output Power Storage Temperature Range Operating Temperature Range Junction Temperature Range Lead Temperature (Soldering, 60 sec) ESD Susceptibility Rating 6V VDD VDD 3W −65°C to +150°C −40°C to +85°C −65°C to +165°C 300°C 4 kV Table 3. Thermal Resistance Package Type 9-Ball, 1.5 mm × 1.5 mm WLCSP ESD CAUTION Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Rev. A | Page 5 of 20 PCB 1S0P 2S0P θJA 162 76 θJB 39 21 Unit °C/W °C/W SSM2317 PIN CONFIGURATION AND FUNCTION DESCRIPTIONS BALL A1 CORNER 1 2 3 A B C 07242-002 SSM2317 TOP VIEW (BALL SIDE DOWN) Not to Scale Figure 2. Pin Configuration Table 4. Pin Function Descriptions Pin No. 1A 1B 1C 2A 2B 2C 3A 3B 3C Mnemonic IN− IN+ GND SD ALC_EN VDD VTH OUT− OUT+ Description Inverting Input. Noninverting Input. Ground. Shutdown Input. Active low digital input. Automatic Level Control Enable Input. Active high digital input. Power Supply. Variable Threshold. Inverting Output. Noninverting Output. Rev. A | Page 6 of 20 SSM2317 TYPICAL PERFORMANCE CHARACTERISTICS 100 RL = 8Ω + 33µH GAIN = 18dB 100 VDD = 3.6V 10 10 VDD = 5V GAIN = 18dB RL = 8Ω + 33µH 1 0.1 THD + N (%) THD + N (%) VDD = 2.5V VDD = 5V 1 0.1 1W 0.25W 0.01 0.01 0.01 0.1 OUTPUT POWER (W) 1 10 Figure 3. THD + N vs. Output Power into 8 Ω + 33 μH, Gain = 18 dB 100 RL = 4Ω + 33µH GAIN = 18dB 0.001 10 07242-003 0.001 100 1k FREQUENCY (Hz) 10k 100k 07242-006 0.5W 0.001 0.0001 Figure 6. THD + N vs. Frequency, VDD = 5 V, RL = 8 Ω + 33 μH, Gain = 18 dB 100 VDD = 3.6V 10 10 VDD = 5V GAIN = 18dB RL = 4Ω + 33µH THD + N (%) THD + N (%) VDD = 2.5V 1 0.1 1 0.1 2W 0.01 0.01 VDD = 5V 1W 0.001 0.01 0.1 OUTPUT POWER (W) 1 10 Figure 4. THD + N vs. Output Power into 4 Ω + 33 μH, Gain = 18 dB 100 RL = 3Ω + 33µH GAIN = 18dB 0.001 10 07242-004 0.001 0.0001 100 10k 100k Figure 7. THD + N vs. Frequency, VDD = 5 V, RL = 4 Ω + 33 μH, Gain = 18 dB 100 VDD = 3.6V 10 10 VDD = 5V GAIN = 18dB RL = 3Ω + 33µH 3W VDD = 2.5V 1 THD + N (%) THD + N (%) 1k FREQUENCY (Hz) 07242-007 0.5W 0.1 1 0.1 1.5W 0.01 0.01 VDD = 5V 0.01 0.1 OUTPUT POWER (W) 1 10 Figure 5. THD + N vs. Output Power into 3 Ω + 33 μH, Gain = 18 dB 100 1k FREQUENCY (Hz) 10k 100k 07242-008 0.001 0.75W 0.001 10 07242-005 0.001 0.0001 Figure 8. THD + N vs. Frequency, VDD = 5 V, RL = 3 Ω + 33 μH, Gain = 18 dB Rev. A | Page 7 of 20 SSM2317 10 1 THD + N (%) 0.1 1 0.1 0.01 0.01 0.0625W 0.25W 1k FREQUENCY (Hz) 10k 100k 07242-009 100 0.001 10 Figure 9. THD + N vs. Frequency, VDD = 3.6 V, RL = 8 Ω + 33 μH, Gain = 18 dB 100 100 VDD = 3.6V GAIN = 18dB RL = 4Ω + 33µH 10 1 1W 0.1 0.25W 100 0.01 10 10k 100k 0.5W 1 0.1 0.125W 0.01 1k FREQUENCY (Hz) 10k 100k 07242-010 100 0.25W 0.001 10 Figure 10. THD + N vs. Frequency, VDD = 3.6 V, RL = 4 Ω + 33 μH, Gain = 18 dB 100 1k FREQUENCY (Hz) VDD = 2.5V GAIN = 18dB RL = 4Ω + 33µH 0.5W 0.001 10 0.125W Figure 12. THD + N vs. Frequency, VDD = 2.5 V, RL = 8 Ω + 33 μH, Gain = 18 dB THD + N (%) THD + N (%) 10 0.25W 0.5W 0.125W 0.001 10 VDD = 2.5V GAIN = 18dB RL = 8Ω + 33µH 07242-012 THD + N (%) 10 100 VDD = 3.6V GAIN = 18dB RL = 8Ω + 33µH 100 1k FREQUENCY (Hz) 10k 100k 07242-013 100 Figure 13. THD + N vs. Frequency, VDD = 2.5 V, RL = 4 Ω + 33 μH, Gain = 18 dB 100 VDD = 3.6V GAIN = 18dB RL = 3Ω + 33µH 10 VDD = 2.5V GAIN = 18dB RL = 3Ω + 33µH 0.75W THD + N (%) THD + N (%) 1.5W 1 0.1 1 0.1 0.375W 0.75W 0.01 0.01 100 1k FREQUENCY (Hz) 10k 100k 0.001 10 07242-011 0.001 10 Figure 11. THD + N vs. Frequency, VDD = 3.6 V, RL = 3 Ω + 33 μH, Gain = 18 dB 100 1k FREQUENCY (Hz) 10k 100k 07242-014 0.188W 0.38W Figure 14. THD + N vs. Frequency, VDD = 2.5 V, RL = 3 Ω + 33 μH, Gain = 18 dB Rev. A | Page 8 of 20 SSM2317 4.4 4.5 4.2 4.0 3.5 3.8 RL = 4Ω + 33µH 3.6 3.4 NO LOAD 3.2 2.5 2.8 0.5 3.5 4.0 4.5 5.0 SUPPLY VOLTAGE (V) 5.5 6.0 1% 1.5 1.0 3.0 10% 2.0 3.0 2.6 2.5 DO NOT EXCEED 3W CONTINUOUS OUTPUT POWER 3.0 0 2.5 Figure 15. Supply Current vs. Supply Voltage 4.5 5.0 100 FREQUENCY = 1kHz GAIN = 18dB RL = 8Ω + 33µH 1.6 VDD = 2.5V 90 RL = 8Ω + 33µH 80 70 EFFICIENCY (%) 1.4 VDD = 5V 1.2 10% 1.0 0.8 1% 0.6 50 40 30 0.4 20 0.2 10 3.0 3.5 4.0 SUPPLY VOLTAGE (V) 4.5 5.0 0 07242-016 0 2.5 VDD = 3.6V 60 Figure 16. Maximum Output Power vs. Supply Voltage, RL = 8 Ω + 33 μH, Gain = 18 dB 0 0.2 0.4 0.6 0.8 1.0 OUTPUT POWER (W) 1.2 1.4 1.6 07242-019 1.8 Figure 19. Efficiency vs. Output Power into 8 Ω + 33 μH 3.5 100 DO NOT EXCEED 3W CONTINUOUS OUTPUT POWER 3.0 80 FREQUENCY = 1kHz GAIN = 18dB RL = 4Ω + 33µH 70 EFFICIENCY (%) 2.5 RL = 4Ω + 33µH 90 2.0 10% 1.5 1% VDD = 2.5V VDD = 3.6V VDD = 5V 60 50 40 30 1.0 20 0.5 10 3.0 3.5 4.0 SUPPLY VOLTAGE (V) 4.5 5.0 0 07242-017 0 2.5 0 0.2 0.4 0.6 0.8 1.0 1.2 1.4 1.6 1.8 2.0 2.2 2.4 2.6 2.8 3.0 3.2 OUTPUT POWER (W) Figure 20. Efficiency vs. Output Power into 4 Ω + 33 μH Figure 17. Maximum Output Power vs. Supply Voltage, RL = 4 Ω + 33 μH, Gain = 18 dB Rev. A | Page 9 of 20 07242-020 OUTPUT POWER (W) 3.5 4.0 SUPPLY VOLTAGE (V) Figure 18. Maximum Output Power vs. Supply Voltage, RL = 3 Ω + 33 μH, Gain = 18 dB 2.0 OUTPUT POWER (W) 3.0 07242-018 OUTPUT POWER (W) RL = 8Ω + 33µH 07242-015 SUPPLY CURRENT (mA) 4.0 FREQUENCY = 1kHz GAIN = 18dB RL = 3Ω + 33µH SSM2317 100 0.6 RL = 3Ω + 33µH 90 RL = 3Ω + 33µH 0.5 EFFICIENCY (%) 70 VDD = 5V VDD = 3.6V VDD = 2.5V POWER DISSIPATION (W) 80 60 50 40 30 20 VDD = 5V 0.4 VDD = 3.6V 0.3 VDD = 2.5V 0.2 0.1 0 0.2 0.4 0.6 0.8 1.0 1.2 1.4 1.6 1.8 2.0 2.2 2.4 2.6 2.8 3.0 3.2 OUTPUT POWER (W) 0 07242-021 Figure 21. Efficiency vs. Output Power into 3 Ω + 33 μH 0 0.2 0.4 0.6 0.8 1.0 1.2 1.4 1.6 1.8 2.0 2.2 2.4 2.6 2.8 3.0 3.2 OUTPUT POWER (W) Figure 24. Power Dissipation vs. Output Power into 3 Ω + 33 μH 0.12 350 RL = 8Ω + 33µH RL = 8Ω + 33µH SUPPLY CURRENT (mA) 0.08 VDD = 5V 0.06 VDD = 3.6V 0.04 0.02 VDD = 2.5V 0.2 0.4 0.6 0.8 1.0 OUTPUT POWER (W) 1.2 1.4 1.6 150 100 0 0.2 0.4 0.6 0.8 1.0 OUTPUT POWER (W) 1.2 1.4 1.6 Figure 25. Supply Current vs. Output Power into 8 Ω + 33 μH 800 RL = 4Ω + 33µH RL = 4Ω + 33µH 0.40 700 VDD = 5V SUPPLY CURRENT (mA) VDD = 5V 0.35 0.30 VDD = 3.6V 0.25 0.20 VDD = 2.5V 0.10 600 VDD = 3.6V 500 400 VDD = 2.5V 300 200 100 0.05 0 0.2 0.4 0.6 0.8 1.0 1.2 1.4 1.6 1.8 2.0 2.2 2.4 2.6 2.8 3.0 3.2 OUTPUT POWER (W) 07242-023 POWER DISSIPATION (W) 200 0 07242-022 0 0.45 0 VDD = 2.5V 50 Figure 22. Power Dissipation vs. Output Power into 8 Ω + 33 μH 0.15 VDD = 3.6V 250 07242-025 POWER DISSIPATION (W) 0.10 0 VDD = 5V 300 Figure 23. Power Dissipation vs. Output Power into 4 Ω + 33 μH 0 0 0.2 0.4 0.6 0.8 1.0 1.2 1.4 1.6 1.8 2.0 2.2 2.4 2.6 2.8 3.0 3.2 OUTPUT POWER (W) Figure 26. Supply Current vs. Output Power into 4 Ω + 33 μH Rev. A | Page 10 of 20 07242-026 0 07242-024 10 SSM2317 1000 4.4 RL = 3Ω + 33µH 900 4.2 4.0 VDD = 5V 700 SUPPLY CURRENT (mA) VDD = 3.6V 600 500 VDD = 2.5V 400 300 3.8 3.4 3.2 ALC = OFF NO LOAD 3.0 200 2.8 100 0 0.2 0.4 0.6 0.8 1.0 1.2 1.4 1.6 1.8 2.0 2.2 2.4 2.6 2.8 3.0 3.2 OUTPUT POWER (W) 2.6 2.5 07242-027 0 ALC = ON NO LOAD 3.6 Figure 27. Supply Current vs. Output Power into 3 Ω + 33 μH 3.0 3.5 4.0 4.5 5.0 SUPPLY VOLTAGE (V) 5.5 6.0 07242-030 SUPPLY CURRENT (mA) 800 Figure 30. Supply Current vs. Supply Voltage, ALC Contribution 100 0 –10 90 –20 80 –40 VTH (%) PSRR (dB) –30 –50 –60 70 60 –70 –80 50 100 1k FREQUENCY (Hz) 10k 100k 40 0.1 07242-028 –100 10 1 Figure 28. Power Supply Rejection Ratio vs. Frequency 100 RTH (kΩ) 1k 10k 100k Figure 31. VTH vs. RTH 0 10 –10 –20 VDD = 5V RL = 8Ω + 33µH ALC = ON VTH = 90% 1 OUTPUT POWER (W) –30 –40 –50 –60 –70 VTH = 70% VTH = 45% 0.1 0.01 –80 –100 10 100 1k FREQUENCY (Hz) 10k 100k 0.001 0.01 0.1 1 10 INPUT (V rms) Figure 32. Input/Output Characteristic, VDD = 5 V, ALC = On Figure 29. Common-Mode Rejection Ratio vs. Frequency Rev. A | Page 11 of 20 07242-032 –90 07242-029 CMRR (dB) 10 07242-031 –90 SSM2317 10 1 VTH = 90% INPUT VTH = 70% HOLD TIME RELEASE TIME VTH = 45% 0.1 0.01 0.1 1 10 INPUT (V rms) –100 0 100 200 Figure 33. Input/Output Characteristic, VDD = 3.6 V, ALC = On 300 400 500 TIME (ms) 600 700 800 900 07242-036 0.001 0.01 07242-033 OUTPUT Figure 36. Release Waveform 6 1V/DIV 1V/DIV SD INPUT 5 INPUT VOLTAGE (V) 4 VDD = 5V RL = 8Ω + 33µH ALC = ON VTH = 70% 0.4 0.6 0.8 1.0 TIME (ms) 1.2 1.4 1.6 1.8 –1 –4 0 4 8 12 16 20 TIME (ms) 24 28 32 36 07242-037 0.2 0 07242-034 0 OUTPUT 2 1 OUTPUT –0.2 3 Figure 37. Turn-On Response Figure 34. Attack Waveform, 1 kHz Sine Wave 6 1V/DIV 1V/DIV SD INPUT 5 INPUT 4 VDD = 5V RL = 8Ω + 33µH ALC = ON VTH = 70% VOLTAGE (V) ATTACK TIME 3 OUTPUT 2 1 OUTPUT –0.1 0 0.1 0.2 0.3 0.4 0.5 TIME (ms) 0.6 0.7 0.8 0.9 07242-035 0 –1 –120 Figure 35. Attack Waveform, 3 kHz Sine Wave –80 –40 0 40 80 120 TIME (µs) 160 Figure 38. Turn-Off Response Rev. A | Page 12 of 20 200 240 280 07242-038 OUTPUT POWER (W) VDD = 5V RL = 8Ω + 33µH ALC = ON VTH = 70% 1V/DIV VDD = 3.6V RL = 8Ω + 33µH ALC = ON SSM2317 TYPICAL APPLICATION CIRCUITS EXTERNAL GAIN SETTINGS = 80kΩ/(10kΩ + REXT ) VBATT 2.5V TO 5.5V 10µF 0.1µF AUDIO IN+ 0.1µF1 REXT IN+ 10kΩ VDD SSM2317 80kΩ OUT+ MODULATOR (Σ-Δ) AUDIO IN– 0.1µF1 R EXT IN– FET DRIVER OUT– 10kΩ 80kΩ SHUTDOWN SD BIAS INTERNAL OSCILLATOR ALC ALC_EN POP-AND-CLICK SUPPRESSION GND VTH RTH 07242-039 ALC ENABLE 1 INPUT CAPACITORS ARE OPTIONAL IF INPUT DC COMMON-MODE VOLTAGE IS APPROXIMATELY VDD/2. Figure 39. Differential Input Configuration, User-Adjustable Gain EXTERNAL GAIN SETTINGS = 80kΩ/(10kΩ + REXT ) VBATT 2.5V TO 5.5V 10µF 0.1µF AUDIO IN+ 0.1µF REXT IN+ 10kΩ SSM2317 80kΩ VDD OUT+ MODULATOR (Σ-Δ) 0.1µF R EXT IN– FET DRIVER OUT– 10kΩ 80kΩ SD BIAS INTERNAL OSCILLATOR ALC ALC_EN POP-AND-CLICK SUPPRESSION VTH RTH ALC ENABLE Figure 40. Single-Ended Input Configuration, User-Adjustable Gain Rev. A | Page 13 of 20 GND 07242-040 SHUTDOWN SSM2317 THEORY OF OPERATION The SSM2317 mono Class-D audio amplifier features a filterless modulation scheme that greatly reduces the external components count, conserving board space and, thus, reducing systems cost. The SSM2317 does not require an output filter but instead relies on the inherent inductance of the speaker coil and the natural filtering of the speaker and human ear to fully recover the audio component of the square wave output. Most Class-D amplifiers use some variation of pulse-width modulation (PWM), but the SSM2317 uses a Σ-Δ modulation to determine the switching pattern of the output devices, resulting in a number of important benefits. Σ-Δ modulators do not produce a sharp peak with many harmonics in the AM frequency band, as pulse-width modulators often do. Σ-Δ modulation provides the benefits of reducing the amplitude of spectral components at high frequencies, that is, reducing EMI emission that might otherwise be radiated by speakers and long cable traces. Due to the inherent spread spectrum nature of Σ-Δ modulation, the need for oscillator synchronization is eliminated for designs incorporating multiple SSM2317 amplifiers. The SSM2317 also offers protection circuits for overcurrent and temperature protection. However, most of the time, output differential voltage is 0 V, due to the Analog Devices, Inc., patented three-level, Σ-Δ output modulation. This feature ensures that the current flowing through the inductive load is small. When the user wants to send an input signal, an output pulse is generated to follow the input voltage. The differential pulse density is increased by raising the input signal level. Figure 41 depicts three-level, Σ-Δ output modulation with and without input stimulus. OUTPUT = 0V OUT+ +5V 0V +5V OUT– 0V +5V VOUT 0V –5V OUTPUT > 0V OUT+ 0V +5V OUT– 0V +5V VOUT 0V OUTPUT < 0V OUT+ GAIN OUT– The SSM2317 has a default gain of 18 dB that can be reduced by using a pair of external resistors with a value calculated as follows: VOUT +5V +5V 0V +5V 0V 0V –5V 07242-041 OVERVIEW Figure 41. Three-Level, Σ-Δ Output Modulation With and Without Input Stimulus External Gain Settings = 80 kΩ/(10 kΩ + REXT) LAYOUT POP-AND-CLICK SUPPRESSION Voltage transients at the output of the audio amplifiers can occur when shutdown is activated or deactivated. Voltage transients as low as 10 mV can be heard as an audio pop in the speaker. Clicks and pops can also be classified as undesirable audible transients generated by the amplifier system and, therefore, as not coming from the system input signal. Such transients can be generated when the amplifier system changes its operating mode. For example, the following can be sources of audible transients: system power-up/power-down, mute/unmute, input source change, and sample rate change. The SSM2317 has a pop-and-click suppression architecture that reduces these output transients, resulting in noiseless activation and deactivation. OUTPUT MODULATION DESCRIPTION The SSM2317 uses three-level, Σ-Δ output modulation. Each output can swing from GND to VDD and vice versa. Ideally, when no input signal is present, the output differential voltage is 0 V because there is no need to generate a pulse. In a real-world situation, there are always noise sources present. Due to this constant presence of noise, a differential pulse is generated, when required, in response to this stimulus. A small amount of current flows into the inductive load when the differential pulse is generated. As output power continues to increase, care must be taken to lay out PCB traces and wires properly among the amplifier, load, and power supply. A good practice is to use short, wide PCB tracks to decrease voltage drops and minimize inductance. Ensure that track widths are at least 200 mil for every inch of track length for lowest DCR, and use 1 oz or 2 oz of copper PCB traces to further reduce IR drops and inductance. A poor layout increases voltage drops, consequently affecting efficiency. Use large traces for the power supply inputs and amplifier outputs to minimize losses due to parasitic trace resistance. Proper grounding guidelines help improve audio performance, minimize crosstalk between channels, and prevent switching noise from coupling into the audio signal. To maintain high output swing and high peak output power, the PCB traces that connect the output pins to the load and supply pins should be as wide as possible to maintain the minimum trace resistances. It is also recommended that a large ground plane be used for minimum impedances. In addition, good PCB layouts isolate critical analog paths from sources of high interference. Separate high frequency circuits (analog and digital) from low frequency circuits. Properly designed multilayer PCBs can reduce EMI emission and increase immunity to the RF field by a factor of 10 or more, Rev. A | Page 14 of 20 SSM2317 compared with double-sided boards. A multilayer board allows a complete layer to be used for the ground plane, whereas the ground plane side of a double-sided board is often disrupted with signal crossover. 24 If the system has separate analog and digital ground and power planes, place the analog ground plane underneath the analog power plane, and, similarly, place the digital ground plane underneath the digital power plane. There should be no overlap between analog and digital ground planes or analog and digital power planes. 15 3 12 0 fC = 1/{2π × (10 kΩ + REXT) × CIN} The input capacitor can significantly affect the performance of the circuit. Not using input capacitors degrades both the output offset of the amplifier and the dc PSRR performance. PROPER POWER SUPPLY DECOUPLING To ensure high efficiency, low total harmonic distortion (THD), and high PSRR, proper power supply decoupling is necessary. Noise transients on the power supply lines are short-duration voltage spikes. Although the actual switching frequency can range from 10 kHz to 100 kHz, these spikes can contain frequency components that extend into the hundreds of megahertz. The power supply input needs to be decoupled with a good quality low ESL, low ESR capacitor, usually of around 4.7 μF. This capacitor bypasses low frequency noises to the ground plane. For high frequency transient noises, use a 0.1 μF capacitor as close as possible to the VDD pin of the device. Placing the decoupling capacitor as close as possible to the SSM2317 helps maintain efficient performance. AUTOMATIC LEVEL CONTROL (ALC) Automatic level control (ALC) is a function that automatically adjusts amplifier gain to generate desired output amplitude with reference to a particular input stimulus. The primary motivation for the use of ALC is to protect an audio power amplifier or speaker load from the damaging effects of clipping or current overloading. This is accomplished by limiting the amplifier’s output amplitude upon reaching a preset threshold voltage. A less intuitive benefit of ALC is that it makes sound sources with a wide dynamic range more intelligible by boosting low level signals yet limits very high level signals. Figure 42 shows input vs. output and gain characteristics of ALC that is implemented in the SSM2317. OUTPUT 21 GAIN 9 9 –3 6 –6 3 –9 0 –30 –20 –10 INPUT (dBV) 0 10 OUTPUT (dBV) 6 –12 07242-042 GAIN (dB) 18 INPUT CAPACITOR SELECTION The SSM2317 does not require input coupling capacitors if the input signal is biased from 1.0 V to VDD − 1.0 V. Input capacitors are required if the input signal is not biased within this recommended input dc common-mode voltage range, if high-pass filtering is needed, or if a single-ended source is used. If high-pass filtering is needed at the input, the input capacitor and the input resistor of the SSM2317 form a high-pass filter whose corner frequency is determined by the following equation: 12 Figure 42. Input/Output Characteristic and Gain When the input level is small and below the ALC threshold value, the gain of the amplifier stays at 18 dB. When the input exceeds the ALC threshold value, the ALC begins to gradually reduce the gain from 18 dB to 3.5 dB. OPERATING MODES The ALC implemented on SSM2317 has two operating modes: compression and limiting. At the time the ALC is triggered for medium level input, the ALC is in compression mode. In this mode, an increase of the output signal is 1/3 of the increase of the input signal. For example, if the input signal increases by 3 dB, the ALC reduces the amplifier gain by 2 dB and thus the output signal only increases by 1 dB. As the input signal becomes very large, the ALC transitions into limiting operation mode. In this mode, the output stays at a given threshold level, VTH, even if the input signal grows larger. For example, when a large input signal increases by 3 dB, the ALC reduces the amplifier gain by 3 dB and thus the output increases 0 dB. When the amplifier gain is reduced to 3.5 dB, ALC cannot further reduce the gain and the output increases again. To avoid potential speaker damage, the maximum input signal should not be large enough to exceed the maximum attenuation (3.5 dB) of the limiting operational mode. ATTACK TIME, HOLD TIME, AND RELEASE TIME When the amplifier input exceeds a preset threshold, ALC reduces amplifier gain rapidly until its output settles to a target level. This gain level is maintained for a certain period. If the input does not exceed the threshold again, ALC increases the gain gradually. The attack time is the time taken to reduce the gain from maximum to minimum. The hold time is the time to sustain the reduced gain. The release time is the time taken to increase the gain from minimum to maximum. These times are shown in Table 5. Table 5. Attack, Hold, and Release Times Time Attack Time Hold Time Release Time Rev. A | Page 15 of 20 Duration (ms) 0.1 35 550 SSM2317 OUTPUT THRESHOLD 50 kΩ + 2 × RTH × VDD 1200 Maximum output power is derived from VTH by the following equation: POUT ⎛ VTH ⎞ ⎜ ⎟ 2 ⎠ ⎝ = RSP 5V (8Ω) 1000 4.2V (8Ω) 800 3.6V (8Ω) 600 400 2.5V (8Ω) 200 2 0 0.1 1 10 100 1k RTH (kΩ) 10k 07242-044 VTH = 0.9 × 50 kΩ + RTH 1400 OUTPUT POWER (mW) The maximum output amplitude threshold (VTH) during the limiting mode can be changed from 90% to 45% of VDD by having an external resistor, RTH, between the VTH pin and GND. Shorting the VTH pin to GND sets VTH to 90% of VDD. Leaving the VTH pin unconnected sets VTH to 45% of VDD. The relation of RTH to VTH is shown by the following equation: Figure 44. Maximum Output Power vs. RTH where RSP is the speaker impedance. ENABLE/DISABLING ALC Figure 43 shows the relationship between the RTH value and VTH. Figure 44 shows the relationship between the maximum output power and the RTH value. The ALC function is enabled when the ALC_EN pin is set to VDD. The ACL function can be enabled and disabled during amplifier operation. As a result of enabling ALC, ISY increases by 100 μA and there is less than 50 μA source current from the VTH pin to GND via RTH. When ALC is disabled, the source current is 0 μA and the VTH pin is tied to GND. 100 80 70 60 50 40 0.1 1 10 100 1k RTH (kΩ) 10k 07242-043 OUTPUT SWING (% of VDD) 90 Figure 43. Output Threshold (VTH) vs. RTH Rev. A | Page 16 of 20 SSM2317 OUTLINE DIMENSIONS 1.490 1.460 SQ 1.430 SEATING PLANE 3 2 A 0.350 0.320 0.290 B C 0.50 BALL PITCH TOP VIEW (BALL SIDE DOWN) 0.385 0.360 0.335 1 BOTTOM VIEW 0.270 0.240 0.210 (BALL SIDE UP) 101507-C A1 BALL CORNER 0.655 0.600 0.545 Figure 45. 9-Ball Wafer Level Chip Scale Package [WLCSP] (CB-9-2) Dimensions shown in millimeters ORDERING GUIDE Model SSM2317CBZ-REEL 1 SSM2317CBZ-REEL71 SSM2317-EVALZ1 SSM2317-MINI-EVALZ1 1 Temperature Range −40°C to +85°C −40°C to +85°C Package Description 9-Ball Wafer Level Chip Scale Package [WLCSP] 9-Ball Wafer Level Chip Scale Package [WLCSP] Evaluation Board Evaluation Board Z = RoHS Compliant Part. Rev. A | Page 17 of 20 Package Option CB-9-2 CB-9-2 Branding Y0Z Y0Z SSM2317 NOTES Rev. A | Page 18 of 20 SSM2317 NOTES Rev. A | Page 19 of 20 SSM2317 NOTES ©2008 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. D07242-0-6/08(A) Rev. A | Page 20 of 20