THS4021, THS4022 350-MHz LOW-NOISE HIGH-SPEED AMPLIFIERS SLOS265B – SEPTEMBER 1999 – REVISED FEBRUARY 2000 D D description The THS4021 and THS4022 are ultra-low voltage noise, high-speed voltage feedback amplifiers that are ideal for applications requiring low voltage noise, including communication and imaging. The signal-amplifier THS4021 and the dual-amplifier THS4022 offer very good ac performance with 350-MHz bandwidth, 470-V/µs slew rate, and 40-ns settling time (0.1%). The THS4021 and THS4022 are stable at gains of 10 (– 9) or greater. These amplifiers have a high drive capability of 100 mA and draw only 7.8-mA supply current per channel. With total harmonic distortion (THD) of – 68 dBc at f = 1 MHz, the THS4021 and THS4022 are ideally suited for applications requiring low distortion. 1 8 2 7 3 6 4 5 NULL VCC+ OUT NC THS4022 D AND DGN PACKAGE (TOP VIEW) 1OUT 1IN – 1IN + –VCC 1 8 2 7 3 6 4 5 VCC+ 2OUT 2IN– 2IN+ NC – No internal connection Cross Section View Showing PowerPAD Option (DGN) VOLTAGE & CURRENT NOISE vs FREQUENCY 100 Hz D NULL IN – IN + VCC– Hz D THS4021 D AND DGN PACKAGE (TOP VIEW) I n – Current Noise – pA/ D D D Ultra-Low 1.5 nV/√Hz Voltage Noise High Speed – 350 MHz Bandwidth (G = 10, – 3 dB) – 470 V/µs Slew Rate – 40 ns Settling Time (0.1%) Stable at a Gain of 10 (– 9) or Greater High Output Drive, IO = 100 mA (typ) Excellent Video Performance – 17 MHz Bandwidth (0.1 dB, G = 10) – 0.02% Differential Gain – 0.08° Differential Phase Very Low Distortion – THD = – 68 dBc (f = 1 MHz, RL = 150 Ω) Wide Range of Power Supplies – VCC = ± 5 V to ±15 V Available in Standard SOIC or MSOP PowerPAD Package Evaluation Module Available V n – Voltage Noise – nV/ D D VCC = ± 15 V and ± 5 V TA = 25°C 10 Vn In 1 10 100 1k 10 k f – Frequency – Hz 100 k Figure 1 RELATED DEVICES DEVICE THS4011/2 THS4031/2 THS4061/2 DESCRIPTION 290-MHz Low Distortion High-Speed Amplifiers 100-MHz Low Noise High-Speed Amplifiers 180-MHz High-Speed Amplifiers CAUTION: The THS4021 and THS4022 provide ESD protection circuitry. However, permanent damage can still occur if this device is subjected to high-energy electrostatic discharges. Proper ESD precautions are recommended to avoid any performance degradation or loss of functionality. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. PowerPAD is a trademark of Texas Instruments Incorporated. Copyright 2000, Texas Instruments Incorporated PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters. POST OFFICE BOX 655303 • DALLAS, TEXAS 75265 1 THS4021, THS4022 350-MHz LOW-NOISE HIGH-SPEED AMPLIFIERS SLOS265B – SEPTEMBER 1999 – REVISED FEBRUARY 2000 AVAILABLE OPTIONS PACKAGED DEVICES TA 0°C to 70°C – 40°C to 85°C NUMBER OF CHANNELS PLASTIC SMALL OUTLINE† (D) PLASTIC MSOP† (DGN) MSOP SYMBOL EVALUATION MODULE 1 THS4021CD THS4021CDGN ACK THS4021EVM 2 THS4022CD THS4022CDGN ACL THS4022EVM 1 THS4021ID THS4021IDGN ACA — 2 THS4022ID THS4022IDGN ACB — † The D and DGN packages are available taped and reeled. Add an R suffix to the device type (i.e., THS4021CDGN). functional block diagram Null IN– IN+ 2 1 8 6 3 OUT Figure 2. THS4021 – Single Channel VCC 1IN– 1OUT 1IN+ 2IN– 2OUT 2IN+ –VCC Figure 3. THS4022 – Dual Channel 2 POST OFFICE BOX 655303 • DALLAS, TEXAS 75265 THS4021, THS4022 350-MHz LOW-NOISE HIGH-SPEED AMPLIFIERS SLOS265B – SEPTEMBER 1999 – REVISED FEBRUARY 2000 absolute maximum ratings over operating free-air temperature (unless otherwise noted)† Supply voltage, VCC . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . ±16.5 V Input voltage, VI . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . ±VCC Output current, IO . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 150 mA Differential input voltage, VIO . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . ± 4 V Continuous total power dissipation . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . See Dissipation Rating Table Maximum junction temperature, TJ . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 150°C Operating free-air temperature, TA: C-suffix . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 0°C to 70°C I-suffix . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . – 40°C to 85°C Storage temperature, Tstg . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . – 65°C to 150°C Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 300°C † Stresses beyond those listed under “absolute maximum ratings” may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under “recommended operating conditions” is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. DISSIPATION RATING TABLE PACKAGE θJA (°C/W) θJC (°C/W) TA = 25°C POWER RATING D 167‡ 38.3 740 mW DGN§ 58.4 4.7 2.14 W ‡ This data was taken using the JEDEC standard Low-K test PCB. For the JEDEC Proposed High-K test PCB, the θJA is 95°C/W with a power rating at TA = 25°C of 1.32 W. § This data was taken using 2 oz. trace and copper pad that is soldered directly to a 3 in. × 3 in. PC. For further information, refer to Application Information section of this data sheet. recommended operating conditions MIN Supply voltage voltage, VCC+ CC and VCC – Operating free-air free air temperature, temperature TA NOM MAX ± 4.5 ±16 Single supply 9 32 C-suffix 0 70 – 40 85 Dual supply I-suffix POST OFFICE BOX 655303 • DALLAS, TEXAS 75265 UNIT V °C 3 THS4021, THS4022 350-MHz LOW-NOISE HIGH-SPEED AMPLIFIERS SLOS265B – SEPTEMBER 1999 – REVISED FEBRUARY 2000 electrical characteristics at TA = 25°C, VCC = ±15 V, RL = 150 Ω (unless otherwise noted) dynamic performance PARAMETER Small signal bandwidth (– ( 3 dB) Small-signal BW Bandwidth for 0.1 0 1 dB flatness MIN Gain = 10 VCC = ± 15 V VCC = ± 5 V Gain = 20 VCC = ± 15 V VCC = ± 5 V Gain = 10 TYP 80 17 VCC = ± 5 V 11.8 Slew rate‡ VCC = ± 15 V, VCC = ± 5 V, 10-V step, Settling time to 0 0.1% 1% VCC = ± 15 V, VCC = ± 5 V, 5-V step Settling time to 0 0.01% 01% VCC = ± 15 V, VCC = ± 5 V, 5-V step ts 2-V step MHz 17 VO(pp) = 5 V, 2-V step MHz 70 3.7 MHz 470 Gain = 10 V/µs 370 40 Gain = –10 10 ns 50 145 Gain = –10 10 UNIT MHz 280 VCC = ± 15 V 5-V step MAX 350 VO(pp) = 20 V, Full power bandwidth† SR TEST CONDITIONS VCC = ± 15 V VCC = ± 5 V ns 150 † Slew rate is measured from an output level range of 25% to 75%. ‡ Full power bandwidth = slew rate / 2π VO(Peak). noise/distortion performance PARAMETER THD Vn In XT 4 Total harmonic distortion TEST CONDITIONS VO( O(pp)) = 2 V,, f = 1 MHz, Gain = 2 VCC = ± 15 V VCC = ± 5 V MIN TYP RL = 150 Ω – 68 RL = 1 kΩ – 77 RL = 150 Ω – 69 RL = 1 kΩ – 78 MAX UNIT dBc VCC = ± 5 V or ± 15 V, VCC = ± 5 V or ± 15 V, f = 10 kHz 1.5 nV/√Hz f = 10 kHz 2 pA/√Hz Differential gain error Gain = 2,, 40 IRE modulation, NTSC,, ± 100 IRE ramp VCC = ± 15 V VCC = ± 5 V Differential phase error Gain = 2,, 40 IRE modulation, NTSC,, ± 100 IRE ramp VCC = ± 15 V VCC = ± 5 V Channel-to-channel crosstalk (THS4022 only) VCC = ± 5 V or ± 15 V, f = 1 MHz Input voltage noise Input current noise POST OFFICE BOX 655303 • DALLAS, TEXAS 75265 0 02% 0.02% 0.08° 0.06° – 60 dB THS4021, THS4022 350-MHz LOW-NOISE HIGH-SPEED AMPLIFIERS SLOS265B – SEPTEMBER 1999 – REVISED FEBRUARY 2000 electrical characteristics at TA = 25°C, VCC = ±15 V, RL = 150 Ω (unless otherwise noted) (continued) dc performance PARAMETER Open loop gain VOS TEST CONDITIONS VCC = ± 15 V,, RL = 1 kΩ VO = ± 10 V,, VCC = ± 5 V,, RL = 250 Ω VO = ± 2.5 V,, Input offset voltage Offset voltage drift IIB Input bias current IOS Input offset current Offset current drift VCC = ± 5 V or ± 15 V MIN TYP TA = 25°C TA = full range 40 60 TA = 25°C TA = full range 20 MAX V/mV 35 35 V/mV 15 TA = 25°C TA = full range 0.5 TA = full range TA = 25°C 15 2 3 3 TA = full range TA = 25°C TA = full range 250 400 TA = full range mV µV/°C 6 6 30 UNIT 0.3 µA nA nA/°C input characteristics PARAMETER TEST CONDITIONS VICR Common mode input voltage range Common-mode VCC = ± 15 V VCC = ± 5 V CMRR Common mode rejection ratio VCC = ± 15 V, ri Input resistance Ci Input capacitance VICR = ± 12 V, TA = full range MIN TYP ±13.8 ±14.3 MAX UNIT ± 3.8 ± 4.3 74 95 dB 1 MΩ 1.5 pF V output characteristics PARAMETER VO Output voltage swing TEST CONDITIONS VCC = ± 15 V VCC = ± 5 V MIN TYP RL = 250 Ω ±12 ±12.5 RL = 150 Ω ±3 ± 3.3 ±13 ±13.5 ± 3.4 ± 3.8 80 100 50 75 VCC = ± 15 V VCC = ± 5 V RL = 1 kΩ RL = 20 Ω IO Output current VCC = ± 15 V VCC = ± 5 V ISC Short-circuit current† VCC = ± 15 V MAX UNIT V V mA 150 mA RO Open loop 13 Ω † Observe power dissipation ratings to keep the junction temperature below the absolute maximum rating when the output is heavily loaded or shorted. See the absolute maximum ratings section of this data sheet for more information. Output resistance† power supply PARAMETER VCC ICC PSRR Supply voltage operating range TEST CONDITIONS Single supply TYP ±16.5 9 33 TA = 25°C TA = full range 7.8 VCC = ± 5 V TA = 25°C TA = full range 6.7 VCC = ± 5 V or ± 15 V TA = full range POST OFFICE BOX 655303 • DALLAS, TEXAS 75265 MAX ± 4.5 VCC = ± 15 V Supply current (per amplifier) Power supply rejection ratio MIN Dual supply UNIT V 10 11 9 mA 10.5 80 95 dB 5 THS4021, THS4022 350-MHz LOW-NOISE HIGH-SPEED AMPLIFIERS SLOS265B – SEPTEMBER 1999 – REVISED FEBRUARY 2000 TYPICAL CHARACTERISTICS OPEN LOOP GAIN AND PHASE RESPONSE vs FREQUENCY CROSSTALK vs FREQUENCY 120 10 –20 –30 –40 –50 –60 80 –30 60 –60 Phase 40 –90 20 –120 0 –150 –70 –80 1M 0 Gain –20 10 M 100 M 1G 1k 10 k Figure 4 Figure 5 TOTAL HARMONIC DISTORTION vs FREQUENCY –10 –70 RL = 1 kΩ –80 –50 2nd Harmonic –70 3rd Harmonic 3rd Harmonic –110 –110 1M 5 0 10 M 5 10 15 DISTORTION vs FREQUENCY DISTORTION vs FREQUENCY DISTORTION vs FREQUENCY –50 2nd Harmonic –80 3rd Harmonic 1M f – Frequency – Hz Figure 9 –50 –70 –80 –90 10 M –60 2nd Harmonic Distortion – dBc –60 VCC = ± 5 V RL = 1 kΩ G = 10 VO(PP) = 2 V 1M 10 M f – Frequency – Hz Figure 10 POST OFFICE BOX 655303 VCC = ± 15 V RL = 150 Ω G = 10 VO(PP) = 2 V 2nd Harmonic –70 –80 3rd Harmonic –90 3rd Harmonic –100 100 k 20 VO – Output Voltage – V Figure 8 –70 –100 100 k 0 20 Figure 7 VCC = ± 15 V RL = 1 kΩ G = 10 VO(PP) = 2 V –90 15 Figure 6 Distortion – dBc –60 10 VO – Output Voltage – V f – Frequency – Hz Distortion – dBc 2nd Harmonic –70 –90 –90 –100 100 k 6 –50 –90 –50 VCC = ± 15 V RL = 150 Ω G = 10 f = 1 MHz –30 Distortion – dBc RL = 150 Ω –10 VCC = ± 15 V RL = 1 kΩ G = 10 f = 1 MHz –30 Distortion – dBc THD – Total Harmonic Distortion – dBc VCC = ± 15 V Gain = 10 VO(PP) = 2 V –60 DISTORTION vs OUTPUT VOLTAGE DISTORTION vs OUTPUT VOLTAGE –40 –50 –180 1G 100 k 1 M 10 M 100 M f – Frequency – Hz f – Frequency – Hz Phase Crosstalk – dB 100 Open Loop Gain – dB 0 –10 30 VCC = ± 5 V & ±15 V VCC = ± 15 V Gain = 10 RF = 220 Ω RL = 150 Ω • DALLAS, TEXAS 75265 –100 100 k 1M f – Frequency – Hz Figure 11 10 M THS4021, THS4022 350-MHz LOW-NOISE HIGH-SPEED AMPLIFIERS SLOS265B – SEPTEMBER 1999 – REVISED FEBRUARY 2000 TYPICAL CHARACTERISTICS 2nd Harmonic –60 –70 3rd Harmonic –80 RF = 220 Ω 20 RF = 150 Ω 15 VCC = ± 15 V Gain = 10 RL = 150 Ω VO(PP) = 400 mV –90 –100 100 k 1M 10 10 k 10 M 100 k f – Frequency – Hz Figure 12 100 M f – Frequency – Hz VCC = ±15 V RF = 1 kΩ Gain = 20 RL = 150 Ω VO(PP) = 400 mV 20 VCC = ±5 V RF = 1 kΩ Gain = 20 RL = 150 Ω VO(PP) = 400 mV 15 10 1 k 100 10000 1G 100M 1000M 110M 10 100 f – Frequency – Hz Figure 15 0.40 0.4 0.20 0.2 –0.00 0 –0.40 –0.4 –0.60 –0.6 10000 1G 0 1-V STEP RESPONSE 10-V STEP RESPONSE 2 0.60 0.6 4 –3 0 50 100 150 200 250 300 350 400 t – Time – ns Figure 18 V O – Output Voltage – V 6 –2 100 150 200 250 300 350 400 t – Time – ns Figure 17 0.80 0.8 VCC = ± 5 V Gain = –10 RF = 220 Ω RL = 150 Ω 50 Figure 16 5-V STEP RESPONSE 0 VCC = ± 5 V Gain = 10 RF = 220 Ω RL = 150 Ω –0.20 –0.2 3 1 1G 0.60 0.6 V O – Output Voltage – V 20 1M 10 M 100 M f – Frequency – Hz 1-V STEP RESPONSE RF = 220 Ω 25 Output Amplitude – dB RF = 220 Ω –1 100 k Figure 14 RF = 6.2 kΩ 25 100M 1000M 110M 10 100 f – Frequency – Hz VCC = ± 5 V Gain = 10 RL = 150 Ω VO(PP) = 400 mV 0.8 0.80 RF = 6.2 kΩ 10 1 k 100 15 10 10 k 1G 30 15 RF = 150 Ω OUTPUT AMPLITUDE vs FREQUENCY 30 Output Amplitude – dB 10 M RF = 220 Ω 20 Figure 13 OUTPUT AMPLITUDE vs FREQUENCY V O – Output Voltage – V 1M V O – Output Voltage – V Distortion – dBc –50 25 25 Output Amplitude – dB VCC = ± 5 V RL = 150 Ω G = 10 VO(PP) = 2 V Output Amplitude – dB –40 OUTPUT AMPLITUDE vs FREQUENCY OUTPUT AMPLITUDE vs FREQUENCY DISTORTION vs FREQUENCY 0.40 0.4 0.20 0.2 –0.00 0 VCC = ± 15 V Gain = 10 RF = 220 Ω RL = 150 Ω –0.20 –0.2 –0.40 –0.4 2 0 –2 VCC = ± 15 V Gain = 10 RF = 220 Ω RL = 150 –4 –0.6 –0.6 –6 0 50 100 150 200 250 300 350 400 t – Time – ns Figure 19 POST OFFICE BOX 655303 • DALLAS, TEXAS 75265 0 100 200 300 t – Time – ns 400 500 Figure 20 7 THS4021, THS4022 350-MHz LOW-NOISE HIGH-SPEED AMPLIFIERS SLOS265B – SEPTEMBER 1999 – REVISED FEBRUARY 2000 TYPICAL CHARACTERISTICS INPUT OFFSET VOLTAGE vs FREE-AIR TEMPERATURE INPUT BIAS CURRENT vs FREE-AIR TEMPERATURE 3.30 –0.05 14 –0.15 –0.20 VCC = ± 15 V 3.20 3.15 3.10 IB – –0.25 I –0.30 –40 –20 0 20 40 60 80 3.05 3 –40 100 –20 Figure 21 40 60 80 8 RL = 150 Ω 6 4 2 100 5 7 9 11 13 ±VCC – Supply Voltage – V SUPPLY CURRENT vs SUPPLY VOLTAGE 14 15 15 Figure 23 OUTPUT VOLTAGE vs FREE-AIR TEMPERATURE 11 TA = 25°C 9 7 5 VCC = ± 15 V RL = 1 kΩ 10 8 6 VCC = ± 5 V RL = 1 kΩ 4 VCC = ± 5 V RL = 150 Ω 2 0 –40 –20.00 –40 –20 0.00 0 20.00 20 40.00 40 60.00 60 80.00100.00 80 100 3 7 9 11 13 ±VCC – Supply Voltage – V 15 VCC = ± 15 V and ± 5 V TA = 25°C Hz 6 TA=–40°C 5 10 Vn In 100 k 0 VCC = ±15 V & ±5 V –10 –20 –VCC –30 +VCC –40 –50 –60 –70 –80 100 k 1M 10 M 100 M f – Frequency – Hz 1G Figure 28 POST OFFICE BOX 655303 7 9 11 13 ± VCC – Supply Voltage – V 15 Figure 26 POWER SUPPLY REJECTION RATIO vs FREQUENCY PSRR – Power Supply Rejection Ratio – dB 100 Figure 27 TA=25°C 7 Figure 25 VOLTAGE & CURRENT NOISE vs FREQUENCY 100 1k 10 k f – Frequency – Hz 8 TA – Free-Air Temperature – _C Figure 24 1 10 TA=85°C 9 5 • DALLAS, TEXAS 75265 CMRR vs FREQUENCY CMRR – Common-Mode Rejection Ratio – dB 5 10 I CC – Supply Current – mA V 11 I n – Current Noise – pA/ VCC = ± 15 V RL = 250 Ω 12 13 VO – Output Voltage – V ICR – Common-Mode Input Voltage – ± V 20 RL = 1 kΩ 10 Figure 22 COMMON-MODE INPUT VOLTAGE vs SUPPLY VOLTAGE Hz 0 12 TA - Free-Air Temperature - °C TA – Free-Air Temperature – °C Vn – Voltage Noise – nV/ TA = 25°C 3.25 V VCC = ± 5 V VO – Output Voltage – Input Bias Current – µ A V IO – Input Offset Voltage – mV VCC = ± 5 V & ±15 V –0.10 8 OUTPUT VOLTAGE vs SUPPLY VOLTAGE 0 –10 VCC = ±15 V or ±5 V RF = 20 kΩ VI(PP) = 2 V –20 –30 –40 –50 –60 100 k 1M 10 M 100 M f – Frequency – Hz Figure 29 1G THS4021, THS4022 350-MHz LOW-NOISE HIGH-SPEED AMPLIFIERS SLOS265B – SEPTEMBER 1999 – REVISED FEBRUARY 2000 APPLICATION INFORMATION theory of operation The THS402x is a high-speed, operational amplifier configured in a voltage feedback architecture. It is built using a 30-V, dielectrically isolated, complementary bipolar process with NPN and PNP transistors possessing fT s of several GHz. This results in an exceptionally high performance amplifier that has a wide bandwidth, high slew rate, fast settling time, and low distortion. A simplified schematic is shown in Figure 30. (7) VCC + (6) OUT IN – (2) IN + (3) (4) VCC – NULL (1) NULL (8) Figure 30. THS4021 Simplified Schematic noise calculations and noise figure Noise can cause errors on very small signals. This is especially true when amplifying small signals, where signal-to-noise ratio (SNR) is very important. The noise model for the THS402x is shown in Figure 31. This model includes all of the noise sources as follows: • • • • en = Amplifier internal voltage noise (nV/√Hz) IN+ = Noninverting current noise (pA/√Hz) IN– = Inverting current noise (pA/√Hz) eRx = Thermal voltage noise associated with each resistor (eRx = 4 kTRx ) POST OFFICE BOX 655303 • DALLAS, TEXAS 75265 9 THS4021, THS4022 350-MHz LOW-NOISE HIGH-SPEED AMPLIFIERS SLOS265B – SEPTEMBER 1999 – REVISED FEBRUARY 2000 APPLICATION INFORMATION noise calculations and noise figure (continued) eRs RS en Noiseless + _ eni IN+ eno eRf RF eRg IN– RG Ǹǒ Ǔ Figure 31. Noise Model The total equivalent input noise density (eni) is calculated by using the following equation: e Where: + ni en 2 ǒ ) IN ) Ǔ )ǒ ǒ 2 R S IN– R ǓǓ ǒ Ǔ ø RG ) 4 kTRs ) 4 kT RF ø RG F 2 k = Boltzmann’s constant = 1.380658 × 10–23 T = Temperature in degrees Kelvin (273 +°C) RF || RG = Parallel resistance of RF and RG ǒ Ǔ To get the equivalent output noise of the amplifier, just multiply the equivalent input noise density (eni) by the overall amplifier gain (AV). e no + eni AV + e ni 1 ) RR F (noninverting case) G As the previous equations show, to keep noise at a minimum, small value resistors should be used. As the closed-loop gain is increased (by reducing RG), the input noise is reduced considerably because of the parallel resistance term. This leads to the general conclusion that the most dominant noise sources are the source resistor (RS) and the internal amplifier noise voltage (en). Because noise is summed in a root-mean-squares method, noise sources smaller than 25% of the largest noise source can be effectively ignored. This can greatly simplify the formula and make noise calculations much easier to calculate. For more information on noise analysis, please refer to the Noise Analysis section in Operational Amplifier Circuits Applications Report (literature number SLVA043). 10 POST OFFICE BOX 655303 • DALLAS, TEXAS 75265 THS4021, THS4022 350-MHz LOW-NOISE HIGH-SPEED AMPLIFIERS SLOS265B – SEPTEMBER 1999 – REVISED FEBRUARY 2000 APPLICATION INFORMATION noise calculations and noise figure (continued) This brings up another noise measurement usually preferred in RF applications, the noise figure (NF). Noise figure is a measure of noise degradation caused by the amplifier. The value of the source resistance must be defined and is typically 50 Ω in RF applications. NF + 10log ȱȧ Ȳǒ ȳȧ Ǔȴ e 2 ni 2 e Rs Because the dominant noise components are generally the source resistance and the internal amplifier noise voltage, we can approximate noise figure as: ȱȧ ȡȧǒ ȧȧ )Ȣ ȧȲ e NF + 10log Ǔ )ǒ ) 2 n 1 IN 4 kTR Ǔ ȣȧȤȳȧ 2 R S S ȧȧ ȧȴ Figure 32 shows the noise figure graph for the THS402x. NOISE FIGURE vs SOURCE RESISTANCE 16 14 f = 10 kHz TA = 25°C Noise Figure – dB 12 10 8 6 4 2 0 10 10 100 1000 1k 10000 10 k Source Resistance – Ω Figure 32. Noise Figure vs Source Resistance POST OFFICE BOX 655303 • DALLAS, TEXAS 75265 11 THS4021, THS4022 350-MHz LOW-NOISE HIGH-SPEED AMPLIFIERS SLOS265B – SEPTEMBER 1999 – REVISED FEBRUARY 2000 APPLICATION INFORMATION driving a capacitive load Driving capacitive loads with high performance amplifiers is not a problem as long as certain precautions are taken. The first is to realize that the THS402x has been internally compensated to maximize its bandwidth and slew rate performance. When the amplifier is compensated in this manner, capacitive loading directly on the output will decrease the device’s phase margin leading to high frequency ringing or oscillations. Therefore, for capacitive loads of greater than 10 pF, it is recommended that a resistor be placed in series with the output of the amplifier, as shown in Figure 33. A minimum value of 20 Ω should work well for most applications. For example, in 75-Ω transmission systems, setting the series resistor value to 75 Ω both isolates any capacitance loading and provides the proper line impedance matching at the source end. 1 kΩ 50 Ω Input _ 20 Ω Output THS402x + CLOAD Figure 33. Driving a Capacitive Load offset nulling The THS402x has very low input offset voltage for a high-speed amplifier. However, if additional correction is required, an offset nulling function has been provided on the THS4021. The input offset can be adjusted by placing a potentiometer between terminals 1 and 8 of the device and tying the wiper to the negative supply. This is shown in Figure 34. VCC+ 0.1 µF + THS402x _ 10 kΩ 0.1 µF VCC – Figure 34. Offset Nulling Schematic 12 POST OFFICE BOX 655303 • DALLAS, TEXAS 75265 THS4021, THS4022 350-MHz LOW-NOISE HIGH-SPEED AMPLIFIERS SLOS265B – SEPTEMBER 1999 – REVISED FEBRUARY 2000 APPLICATION INFORMATION offset voltage The output offset voltage, (VOO) is the sum of the input offset voltage (VIO) and both input bias currents (IIB) times the corresponding gains. The following schematic and formula can be used to calculate the output offset voltage: RF IIB– RG + – VI VO + RS ǒ ǒ ǓǓ ǒ ǒ ǓǓ IIB+ V OO + VIO 1 ) R R F G " IIB) RS 1 ) R R F G " IIB– RF Figure 35. Output Offset Voltage Model general configurations When receiving low-level signals, limiting the bandwidth of the incoming signals into the system is often required. The simplest way to accomplish this is to place an RC filter at the noninverting terminal of the amplifier (see Figure 36). RG RF – VI VO + R1 V O V I C1 ǒ Ǔǒ + 1 ) RRF G 1 f –3dB Ǔ 1 + 2pR1C1 ) sR1C1 1 Figure 36. Single-Pole Low-Pass Filter POST OFFICE BOX 655303 • DALLAS, TEXAS 75265 13 THS4021, THS4022 350-MHz LOW-NOISE HIGH-SPEED AMPLIFIERS SLOS265B – SEPTEMBER 1999 – REVISED FEBRUARY 2000 APPLICATION INFORMATION circuit layout considerations To achieve the levels of high frequency performance of the THS402x, follow proper printed-circuit board high frequency design techniques. A general set of guidelines is given below. In addition, a THS402x evaluation board is available to use as a guide for layout or for evaluating the device performance. D D D D D Ground planes – It is highly recommended that a ground plane be used on the board to provide all components with a low inductive ground connection. However, in the areas of the amplifier inputs and output, the ground plane can be removed to minimize the stray capacitance. Proper power supply decoupling – Use a 6.8-µF tantalum capacitor in parallel with a 0.1-µF ceramic capacitor on each supply terminal. It may be possible to share the tantalum among several amplifiers depending on the application, but a 0.1-µF ceramic capacitor should always be used on the supply terminal of every amplifier. In addition, the 0.1-µF capacitor should be placed as close as possible to the supply terminal. As this distance increases, the inductance in the connecting trace makes the capacitor less effective. The designer should strive for distances of less than 0.1 inches between the device power terminals and the ceramic capacitors. Sockets – Sockets are not recommended for high-speed operational amplifiers. The additional lead inductance in the socket pins will often lead to stability problems. Surface-mount packages soldered directly to the printed-circuit board is the best implementation. Short trace runs/compact part placements – Optimum high frequency performance is achieved when stray series inductance has been minimized. To realize this, the circuit layout should be made as compact as possible, thereby minimizing the length of all trace runs. Particular attention should be paid to the inverting input of the amplifier. Its length should be kept as short as possible. This will help to minimize stray capacitance at the input of the amplifier. Surface-mount passive components – Using surface-mount passive components is recommended for high frequency amplifier circuits for several reasons. First, because of the extremely low lead inductance of surface-mount components, the problem with stray series inductance is greatly reduced. Second, the small size of surface-mount components naturally leads to a more compact layout, thereby minimizing both stray inductance and capacitance. If leaded components are used, it is recommended that the lead lengths be kept as short as possible. general PowerPAD design considerations The THS402x is available packaged in a thermally-enhanced DGN package, which is a member of the PowerPAD family of packages. This package is constructed using a downset leadframe upon which the die is mounted [see Figure 37(a) and Figure 37(b)]. This arrangement results in the lead frame being exposed as a thermal pad on the underside of the package [see Figure 37(c)]. Because this thermal pad has direct thermal contact with the die, excellent thermal performance can be achieved by providing a good thermal path away from the thermal pad. The PowerPAD package allows for both assembly and thermal management in one manufacturing operation. During the surface-mount solder operation (when the leads are being soldered), the thermal pad can also be soldered to a copper area underneath the package. Through the use of thermal paths within this copper area, heat can be conducted away from the package into either a ground plane or other heat dissipating device. The PowerPAD package represents a breakthrough in combining the small area and ease of assembly of the surface mount with the, heretofore, awkward mechanical methods of heatsinking. 14 POST OFFICE BOX 655303 • DALLAS, TEXAS 75265 THS4021, THS4022 350-MHz LOW-NOISE HIGH-SPEED AMPLIFIERS SLOS265B – SEPTEMBER 1999 – REVISED FEBRUARY 2000 APPLICATION INFORMATION general PowerPAD design considerations (continued) DIE Side View (a) Thermal Pad DIE End View (b) Bottom View (c) NOTE A: The thermal pad is electrically isolated from all terminals in the package. Figure 37. Views of Thermally Enhanced DGN Package Although there are many ways to properly heatsink this device, the following steps illustrate the recommended approach. Thermal pad area (68 mils x 70 mils) with 5 vias (Via diameter = 13 mils) Figure 38. PowerPAD PCB Etch and Via Pattern 1. Prepare the PCB with a top side etch pattern as shown in Figure 38. There should be etch for the leads as well as etch for the thermal pad. 2. Place five holes in the area of the thermal pad. These holes should be 13 mils in diameter. Keep them small so that solder wicking through the holes is not a problem during reflow. 3. Additional vias may be placed anywhere along the thermal plane outside of the thermal pad area. This helps dissipate the heat generated by the THS402xDGN IC. These additional vias may be larger than the 13-mil diameter vias directly under the thermal pad. They can be larger because they are not in the thermal pad area to be soldered, so wicking is not a problem. 4. Connect all holes to the internal ground plane. 5. When connecting these holes to the ground plane, do not use the typical web or spoke via connection methodology. Web connections have a high thermal resistance connection that is useful for slowing the heat transfer during soldering operations. This makes the soldering of vias that have plane connections easier. In this application, however, low thermal resistance is desired for the most efficient heat transfer. Therefore, the holes under the THS402xDGN package should make their connection to the internal ground plane with a complete connection around the entire circumference of the plated-through hole. 6. The top-side solder mask should leave the terminals of the package and the thermal pad area with its five holes exposed. The bottom-side solder mask should cover the five holes of the thermal pad area. This prevents solder from being pulled away from the thermal pad area during the reflow process. 7. Apply solder paste to the exposed thermal pad area and all of the IC terminals. 8. With these preparatory steps in place, the THS402xDGN IC is simply placed in position and run through the solder reflow operation as any standard surface-mount component. This results in a part that is properly installed. POST OFFICE BOX 655303 • DALLAS, TEXAS 75265 15 THS4021, THS4022 350-MHz LOW-NOISE HIGH-SPEED AMPLIFIERS SLOS265B – SEPTEMBER 1999 – REVISED FEBRUARY 2000 APPLICATION INFORMATION general PowerPAD design considerations (continued) The actual thermal performance achieved with the THS402xDGN in its PowerPAD package depends on the application. In the example above, if the size of the internal ground plane is approximately 3 inches × 3 inches, then the expected thermal coefficient, θJA, is about 58.4_C/W. For comparison, the non-PowerPAD version of the THS402x IC (SOIC) is shown. For a given θJA, the maximum power dissipation is shown in Figure 39 and is calculated by the following formula: P Where: + D ǒ Ǔ T –T MAX A q JA PD = Maximum power dissipation of THS402x IC (watts) TMAX = Absolute maximum junction temperature (150°C) TA = Free-ambient air temperature (°C) θJA = θJC + θCA θJC = Thermal coefficient from junction to case θCA = Thermal coefficient from case to ambient air (°C/W) MAXIMUM POWER DISSIPATION vs FREE-AIR TEMPERATURE Maximum Power Dissipation – W 3.5 DGN Package θJA = 58.4°C/W 2 oz. Trace And Copper Pad With Solder 3 2.5 SOIC Package High-K Test PCB θJA = 98°C/W 2 TJ = 150°C DGN Package θJA = 158°C/W 2 oz. Trace And Copper Pad Without Solder 1.5 1 0.5 SOIC Package Low-K Test PCB θJA = 167°C/W 0 –40 –20 60 80 0 20 40 TA – Free-Air Temperature – °C 100 NOTE A: Results are with no air flow and PCB size = 3”× 3” Figure 39. Maximum Power Dissipation vs Free-Air Temperature More complete details of the PowerPAD installation process and thermal management techniques can be found in the Texas Instruments Technical Brief, PowerPAD Thermally Enhanced Package. This document can be found at the TI web site (www.ti.com) by searching on the key word PowerPAD. The document can also be ordered through your local TI sales office. Refer to literature number SLMA002 when ordering. 16 POST OFFICE BOX 655303 • DALLAS, TEXAS 75265 THS4021, THS4022 350-MHz LOW-NOISE HIGH-SPEED AMPLIFIERS SLOS265B – SEPTEMBER 1999 – REVISED FEBRUARY 2000 APPLICATION INFORMATION general PowerPAD design considerations (continued) The next consideration is the package constraints. The two sources of heat within an amplifier are quiescent power and output power. The designer should never forget about the quiescent heat generated within the device, especially multiamplifier devices. Because these devices have linear output stages (Class A-B), most of the heat dissipation is at low output voltages with high output currents. Figure 40 to Figure 43 show this effect, along with the quiescent heat, with an ambient air temperature of 50°C. Obviously, as the ambient temperature increases, the limit lines shown will drop accordingly. The area under each respective limit line is considered the safe operating area. Any condition above this line will exceed the amplifier’s limits and failure may result. When using VCC = ± 5 V, there is generally not a heat problem, even with SOIC packages. But, when using VCC = ±15 V, the SOIC package is severely limited in the amount of heat it can dissipate. The other key factor when looking at these graphs is how the devices are mounted on the PCB. The PowerPAD devices are extremely useful for heat dissipation. But, the device should always be soldered to a copper plane to fully use the heat dissipation properties of the PowerPAD. The SOIC package, on the other hand, is highly dependent on how it is mounted on the PCB. As more trace and copper area is placed around the device, θJA decreases and the heat dissipation capability increases. The currents and voltages shown in these graphs are for the total package. For the dual amplifier package (THS4022), the sum of the RMS output currents and voltages should be used to choose the proper package. The graphs shown assume that both amplifier’s outputs are identical. THS4021 MAXIMUM RMS OUTPUT CURRENT vs RMS OUTPUT VOLTAGE DUE TO THERMAL LIMITS VCC = ± 5 V Tj = 150°C TA = 50°C 180 1000 Maximum Output Current Limit Line | IO | – Maximum RMS Output Current – mA | IO | – Maximum RMS Output Current – mA 200 160 140 Package With θJA < = 120°C/W 120 100 SO-8 Package θJA = 167°C/W Low-K Test PCB 80 60 40 Safe Operating Area 20 4 1 2 3 | VO | – RMS Output Voltage – V TJ = 150°C TA = 50°C VCC = ± 15 V DGN Package θJA = 58.4°C/W Maximum Output Current Limit Line 100 SO-8 Package θJA = 98°C/W High-K Test PCB SO-8 Package θJA = 167°C/W Low-K Test PCB Safe Operating Area 10 0 0 THS4021 MAXIMUM RMS OUTPUT CURRENT vs RMS OUTPUT VOLTAGE DUE TO THERMAL LIMITS 5 0 3 6 9 12 | VO | – RMS Output Voltage – V 15 Figure 41 Figure 40 POST OFFICE BOX 655303 • DALLAS, TEXAS 75265 17 THS4021, THS4022 350-MHz LOW-NOISE HIGH-SPEED AMPLIFIERS SLOS265B – SEPTEMBER 1999 – REVISED FEBRUARY 2000 APPLICATION INFORMATION general PowerPAD design considerations (continued) THS4022 MAXIMUM RMS OUTPUT CURRENT vs RMS OUTPUT VOLTAGE DUE TO THERMAL LIMITS 180 1000 Maximum Output Current Limit Line Package With θJA ≤ 60°C/W | IO | – Maximum RMS Output Current – mA | IO | – Maximum RMS Output Current – mA 200 160 140 120 100 SO-8 Package θJA = 167°C/W Low-K Test PCB 80 60 Safe Operating Area 40 SO-8 Package θJA = 98°C/W High-K Test PCB 20 0 0 VCC = ± 5 V TJ = 150°C TA = 50°C Both Channels 4 1 2 3 | VO | – RMS Output Voltage – V THS4022 MAXIMUM RMS OUTPUT CURRENT vs RMS OUTPUT VOLTAGE DUE TO THERMAL LIMITS VCC = ± 15 V TJ = 150°C TA = 50°C Both Channels 100 SO-8 Package θJA = 98°C/W High-K Test PCB 10 DGN Package θJA = 58.4°C/W Safe Operating Area 5 1 0 SO-8 Package θJA = 167°C/W Low-K Test PCB 3 6 9 12 | VO | – RMS Output Voltage – V Figure 43 Figure 42 18 Maximum Output Current Limit Line POST OFFICE BOX 655303 • DALLAS, TEXAS 75265 15 THS4021, THS4022 350-MHz LOW-NOISE HIGH-SPEED AMPLIFIERS SLOS265B – SEPTEMBER 1999 – REVISED FEBRUARY 2000 APPLICATION INFORMATION evaluation board An evaluation board is available for the THS4021 (literature number SLOP129) and THS4022 (literature number SLOP231). This board has been configured for very low parasitic capacitance in order to realize the full performance of the amplifier. A schematic of the evaluation board is shown in Figure 44. The circuitry has been designed so that the amplifier may be used in either an inverting or noninverting configuration. For more information, please refer to the THS4021 EVM User’s Guide or the THS4022 EVM User’s Guide. To order the evaluation board, contact your local TI sales office or distributor. VCC+ + C3 0.1 µF R4 1 kΩ IN + C2 6.8 µF NULL R5 49.9 Ω + R3 49.9 Ω OUT THS4021 _ NULL R2 49.9 Ω + C4 0.1 µF C1 6.8 µF IN – VCC – Figure 44. THS4021 Evaluation Board POST OFFICE BOX 655303 • DALLAS, TEXAS 75265 19 THS4021, THS4022 350-MHz LOW-NOISE HIGH-SPEED AMPLIFIERS SLOS265B – SEPTEMBER 1999 – REVISED FEBRUARY 2000 MECHANICAL INFORMATION D (R-PDSO-G**) PLASTIC SMALL-OUTLINE PACKAGE 14 PIN SHOWN PINS ** 0.050 (1,27) 8 14 16 A MAX 0.197 (5,00) 0.344 (8,75) 0.394 (10,00) A MIN 0.189 (4,80) 0.337 (8,55) 0.386 (9,80) DIM 0.020 (0,51) 0.014 (0,35) 14 0.010 (0,25) M 8 0.244 (6,20) 0.228 (5,80) 0.008 (0,20) NOM 0.157 (4,00) 0.150 (3,81) 1 Gage Plane 7 A 0.010 (0,25) 0°– 8° 0.044 (1,12) 0.016 (0,40) Seating Plane 0.069 (1,75) MAX 0.010 (0,25) 0.004 (0,10) 0.004 (0,10) 4040047 / D 10/96 NOTES: A. B. C. D. 20 All linear dimensions are in inches (millimeters). This drawing is subject to change without notice. Body dimensions do not include mold flash or protrusion, not to exceed 0.006 (0,15). Falls within JEDEC MS-012 POST OFFICE BOX 655303 • DALLAS, TEXAS 75265 THS4021, THS4022 350-MHz LOW-NOISE HIGH-SPEED AMPLIFIERS SLOS265B – SEPTEMBER 1999 – REVISED FEBRUARY 2000 MECHANICAL INFORMATION DGN (S-PDSO-G8) PowerPAD PLASTIC SMALL-OUTLINE PACKAGE 0,38 0,25 0,65 8 0,25 M 5 Thermal Pad (See Note D) 0,15 NOM 3,05 2,95 4,98 4,78 Gage Plane 0,25 1 0°– 6° 4 3,05 2,95 0,69 0,41 Seating Plane 1,07 MAX 0,15 0,05 0,10 4073271/A 01/98 NOTES: A. B. C. D. All linear dimensions are in millimeters. This drawing is subject to change without notice. Body dimensions include mold flash or protrusions. The package thermal performance may be enhanced by attaching an external heat sink to the thermal pad. This pad is electrically and thermally connected to the backside of the die and possibly selected leads. E. Falls within JEDEC MO-187 PowerPAD is a trademark of Texas Instruments Incorporated. POST OFFICE BOX 655303 • DALLAS, TEXAS 75265 21 IMPORTANT NOTICE Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability. TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI’s standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE (“CRITICAL APPLICATIONS”). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER’S RISK. In order to minimize risks associated with the customer’s applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI’s publication of information regarding any third party’s products or services does not constitute TI’s approval, warranty or endorsement thereof. Copyright 2000, Texas Instruments Incorporated