XR-2207 ...the analog plus Voltage-Controlled Oscillator company TM June 1997–3 FEATURES APPLICATIONS Excellent Temperature Stability (20ppm/°C) FSK Generation Linear Frequency Sweep Voltage and Current-to-Frequency Conversion Adjustable Duty Cycle (0.1% to 99.9%) Stable Phase-Locked Loop Two or Four Level FSK Capability Waveform Generation Wide Sweep Range (1000:1 Minimum) – Triangle, Sawtooth, Pulse, Squarewave Logic Compatible Input and Output Levels FM and Sweep Generation Wide Supply Voltage Range (4V to 13V) Low Supply Sensitivity (0.1% /V) Wide Frequency Range (0.01Hz to 1MHz) Simultaneous Triangle and Squarewave Outputs GENERAL DESCRIPTION The XR-2207 is a monolithic voltage-controlled oscillator (VCO) integrated circuit featuring excellent frequency stability and a wide tuning range. The circuit provides simultaneous triangle and squarewave outputs over a frequency range of 0.01Hz to 1MHz. It is ideally suited for FM, FSK, and sweep or tone generation, as well as for phase-locked loop applications. The XR-2207 has a typical drift specification of 20ppm/°C. The oscillator frequency can be linearly swept over a 1000:1 range with an external control voltage; and the duty cycle of both the triangle and the squarewave outputs can be varied from 0.1% to 99.9% to generate stable pulse and sawtooth waveforms. ORDERING INFORMATION Part No. Package Operating Temperature Range XR-2207M 14 Lead 300 Mil CDIP -55°C to +125°C XR-2207CP 14 Lead 300 Mil PDIP 0°C to +70°C XR-2207D 16 Lead 300 Mil JEDEC SOIC 0°C to +70°C XR-2207ID 16 Lead 300 Mil JEDEC SOIC -40°C to +85°C BLOCK DIAGRAM Timing Capacitor Timing Resistors C1 C1 R1 R2 R3 R4 2 3 4 5 6 Î Î Î VCC GND 1 BIAS 10 11 A1 VCO 14 TWO Triangle Wave Out 13 SWO Square Wave Out 12 VEE 9 BKI2 BKI1 A2 Current Switches 8 Binary Keying Inputs 7 Figure 1. Block Diagram Rev. 2.02 1975 EXAR Corporation, 48720 Kato Road, Fremont, CA 94538 (510) 668-7000 FAX (510) 668-7017 1 XR-2207 PIN CONFIGURATION VCC C1 C2 R1 R2 R3 R4 1 14 2 13 3 12 4 11 5 10 6 9 7 8 VCC C1 C2 R1 R2 R3 R4 BKI1 TWO SWO VEE BIAS GND BKI2 BKI1 14 Lead PDIP, CDIP (0.300”) Pin # Symbol Description 1 VCC 2 C1 I Timing Capacitor Input. 3 C2 I Timing Capacitor Input. 4 R1 I Timing Resistor 1 Input. 5 R2 I Timing Resistor 2 Input. 6 R3 I Timing Resistor 3 Input. 7 R4 I Timing Resistor 4 Input. 8 BKI1 I Binary Keying 1 Timing Resistor Select Input. 9 BKI2 I Binary Keying 2 Timing Resistor Select Input. Positive Power Supply. 10 GND 11 BIAS Ground Pin. 12 VEE 13 SWO O Square Wave Output Signal. 14 TWO O Triangle Wave Output Signal. 15, 16 NC I 16 2 15 3 14 4 13 5 12 6 11 7 10 8 9 NC NC TWO SWO VEE BIAS GND BKI2 16 Lead SOIC (Jedec, 0.300”) PIN DESCRIPTION Type 1 Bias Input for Single Supply Operation. Negative Power Supply. Only SOIC-16 Package. Rev. 2.02 2 XR-2207 ELECTRICAL CHARACTERISTICS Test Conditions: Test Circuit of Figure 3 and Figure 4, VCC = VEE = 6V, TA = +25°C, C = 5000pF, R1 = R2 = R3 = R4 = 20kΩ, RL = 4.7kΩ, Binary Inputs Grounded, S1 and S2 Closed Unless Otherwise Specified XR-2207ID/XR-2207M Parameters Min. Typ. XR-2207CP/D Max. Min. Typ. Max. Units Conditions General Characteristics Supply Voltage Single Supply 8 26 8 26 V See Figure 3 S Split li Supplies S li 4 13 4 13 V See Figure 4 See Figure 3 Supply Current Single Supply 5 7 5 8 mA Measure at Pin 1, S1, S2 Open See Figure 4 Split Supply Positive 5 7 5 8 mA Measure at Pin 1, S1, S2 Open Negative 4 6 4 7 mA Measured at Pin 12, S1, S2 Open 1.0 MHz C =500pF, R3 = 2kΩ 0.01 Hz C =50µF, R3 = 2MΩ Oscillator Section - Frequency Characteristics Upper Frequency Limit 0.5 1.0 Lowest Practical Frequency 0.01 Frequency Accuracy 1 Frequency Matching 0.5 0.5 3 1 5 % of fO 0.5 % of fO 30 ppm/°C 0.15 %V 1000:1 fH/fL Frequency Stability Temperature 20 P Power S Supply l 0.15 Sweep Range 50 1000:1 3000:1 Sweep Linearity % 10:1 Sweep 1 1000:1 Sweep S 5 5 0.1 0.1 FM Distortion Recommended Range of Timing Resistors 1.5 2 2000 1.5 1.5 0°C < TA< 70°C R3 = 1.5kΩ for fH1 R3 = 2MΩ for fL C =5000pF fH=10kHz, fL= 1kHz fH=100kHz, fL= 100Hz 2000 % 10% FM Deviation kΩ See Characteristic Curves Impedance at Timing Pins 75 75 Ω Measured at Pins 4, 5, 6, or 7 DC Level at Timing Terminals 10 10 mV Binary Keying Inputs Switching Threshold Input Impedance 1.4 2.2 2.8 1.4 5 2.2 5 2.8 V Measured at Pins 8 and 9, Referenced to Pin 10 kΩ Notes Bold face parameters are covered by production test and guaranteed over operating temperature range. Rev. 2.02 3 XR-2207 ELECTRICAL CHARACTERISTICS (CONT’D) XR-2207ID/XR-2207M Parameters Min. Typ. Max. XR-2207CP/D Min. Typ. Max. Units Conditions Output Characteristics Triangle Output Amplitude Measured at Pin 13 4 Impedance I d DC Level L l Linearity 6 4 6 VPP 10 10 Ω +100 +100 mV 0.1 0.1 % Squarewave Output Amplitude Referenced to Pin 10 From 10% to 90% to Swing Measured at Pin 13, S2 Closed 11 12 11 0.4 12 0.2 Vpp Saturation Voltage 0.2 0.4 V Referenced to Pin 12 Rise Time 200 200 nsec CL 10pF Fall Time 20 20 nsec CL 10pF Notes Bold face parameters are covered by production test and guaranteed over operating temperature range. Specifications are subject to change without notice ABSOLUTE MAXIMUM RATINGS Power Supply . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 26V Storage Temperature Range . . . . . -65°C to +150°C Power Dissipation (package limitation) Ceramic package . . . . . . . . . . . . . . . . . . . . . . . 750mW Derate above +25°C . . . . . . . . . . . . . . . . . . 6mW/°C Plastic package . . . . . . . . . . . . . . . . . . . . . . . . . Derate above +25°C . . . . . . . . . . . . . . . . . . SOIC package . . . . . . . . . . . . . . . . . . . . . . . . . Derate above +25°C . . . . . . . . . . . . . . . . . Rev. 2.02 4 625mW 5mW/°C 500mW 4mW/°C XR-2207 Q1 Q2 1 Q3 Q4 Q14 Q15 VCC 2R Q13 R R Q5 R Q19 R3 3 Q8 Q10 Q9 R2 Q11 R4 4R 7 Timing Resistors 6 5 4 Q16 Square Wave Output Q18 R5 R6 R7 13 9 Q17 Binary Keying Inputs B B A A Triangle Wave Output 2R Q12 Timing Capacitor 2 Q7 14 R R1 Q6 – + Q20 Q21 Q27 8 10 Q22 Ground 11 BIAS Q24 Q25 Q26 Q23 VEE 12 Figure 2. Equivalent Schematic Diagram Rev. 2.02 5 XR-2207 PRECAUTIONS SYSTEM DESCRIPTION The following precautions should be observed when operating the XR-2207 family of integrated circuits: The XR-2207 functional blocks are shown in the block diagram given in Figure 1. They are a voltage controlled oscillator (VCO), four current switches which are controlled by binary keying inputs, and two buffer amplifiers for triangle and squarewave outputs. Figure 2 is a simplified XR-2207 schematic diagram that shows the circuit in greater detail. The VCO is a modified emitter-coupled current controlled multivibrator. Its oscillation is inversely proportional to the value of the timing capacitor connected to pins 2 and 3, and directly proportional to the total timing current IT. This current is determined by the resistors that are connected from the four timing terminals (pins 4, 5, 6 and 7) to ground, and by the logic levels that are applied to the two binary keying input terminals (pins 8 and 9). Four different oscillation frequencies are possible since IT can have four different values. The triangle output buffer has a low impedance output (10Ω TYP) while the squarewave is an open-collector type. An external bias input allows the XR-2207 to be used in either single or split supply applications. 1. Pulling excessive current from the timing terminals will adversely affect the temperature stability of the circuit. To minimize this disturbance, it is recommended that the total current drawn from pins 4, 5, 6, and 7 be limited to 6mA. In addition, permanent damage to the device may occur if the total timing current exceeds 10mA. 2. Terminals 2, 3, 4, 5, 6 , and 7 have very low internal impedance and should, therefore, be protected from accidental shorting to ground or the supply voltage. 3. The keying logic pulse amplitude should not exceed the supply voltage. VCC VCC S2 I+ C 0.1µF RL 1 2 V+ C1 Binary Keying Inputs 0.1µF 8 9 10 3 C2 SWO A XR-2207 B TWO Square Wave Output 13 14 Triangle Wave Output 11 BIAS GND 5.1K R1 R 2 R 3 R4 V4 5 6 7 12 R1 R2 R3 R4 3.9K S1 Figure 3. Test Circuit for Single Supply Operation Rev. 2.02 6 VCC XR-2207 VCC VCC S2 I+ C 0.1µF 1 8 Binary Keying Inputs 9 10 V+ 2 C1 3 C2 SWO A XR-2207 B TWO BIAS GND R1 R2 R3 R4 V4 5 6 7 12 13 14 RL Square Wave Output Triangle Wave Output 11 IVEE R1 R2 R3 R4 0.1µF S1 Figure 4. Test Circuit for Split Supply Operation OPERATING CONSIDERATIONS Bypass Capacitors The recommended value for bypass capacitors is 1µF although larger values are required for very low frequency operation. Supply Voltage (Pins 1 and 12) The XR-2207 is designed to operate over a power supply range of 4V to 13V for split supplies, or 8V to 26V for single supplies. Figure 5 shows the permissible supply voltage for operation with unequal split supply voltages. Figure 6 and Figure 7 show supply current versus supply voltage Performance is optimum for 6V split supply, or 12V single supply operation. At higher supply voltages, the frequency sweep range is reduced. Timing Resistors (Pins 4, 5, 6, and 7) The timing resistors determine the total timing current, IT, available to charge the timing capacitor. Values for timing resistors can range from 2kΩ to 2MΩ; however, for optimum temperature and power supply stability, recommended values are 4kΩ to 200kΩ (see Figure 8, Figure 9, Figure 10 and Figure 11). To avoid parasitic pick up, timing resistor leads should be kept as short as possible. For noisy environments, unused or deactivated timing terminals should be bypassed to ground through 0.1µF capacitors. Ground (Pin 10) For split supply operation, this pin serves as circuit ground. For single supply operation, pin 10 should be AC grounded through a 1µF bypass capacitor. During split supply operation, a ground current of 2IT flows out of this terminal, where IT is the total timing current. Timing Capacitor (Pins 2 and 3) The oscillator frequency is inversely proportional to the timing capacitor, C. The minimum capacitance value is limited by stray capacitances and the maximum value by physical size and leakage current considerations. Recommended values range from 100pF to 100µF. The capacitor should be non-polarized. Bias for Single Supply (Pin 11) For single supply operation, pin 11 should be externally biased to a potential between V+/3 and V+/2V (see Figure 3). The bias current at pin 11 is nominally 5% of the total oscillation timing current, IT. Rev. 2.02 7 XR-2207 25 35 30 15 Positive Supply (mA) Positive Supply 20 Typical Operating Range 10 5 25 RT=Parallel Combination of Activated Timing Resistors TA=25°C 20 RT=2kΩ RT=200kΩ 10 RT=20kΩ 5 0 4 0 -5 -10 -15 RT=5kΩ RT=3kΩ 15 6 8 RT=2MkΩ 10 12 14 -20 Negative Supply (V) 8 10 12 14 16 18 20 22 24 26 28 Single Supply Voltage (V) Figure 6. Positive Supply Current, 1+ (Measured at Pin 1) vs. Supply Voltage Figure 5. Operating Range for Unequal Split Supply Voltages TA=25°C TA=25°C Total Timing Resistor RT Negative Supply Current (mA) 15 10 5 0 0 6 8 10 12 1MΩ 100kΩ Timing Resistor Range 10kΩ 1kΩ 0 4V 8V 12V 0 8 16 24 Single Supply Voltage (V) 14 Split Supply Voltage (V) Figure 7. Negative Supply Current, I(Measured at Pin 12) vs. Supply Voltage Figure 8. Recommended Timing Resistor Value vs. Power Supply Voltage Rev. 2.02 8 7 6 5 4 3 2 1 0 -1 -2 -3 -4 -5 -6 -7 1.04 1K 10K 100K Normalized Frequency Drift VS=6V C=5000pF 1M RT=2MΩ 1.02 RT=200kΩ .98 .96 TA=25°C RT=Total Timing Resistance C=5000pF .94 .92 2 10M 4 4 Figure 9. Frequency Accuracy vs. Timing Resistance 8 VS=6V C=5000pF +1% 6 8 10 12 Split Supply Voltage (V) 12 16 20 24 Single Supply Voltage (V) 2MΩ 200kΩ 2kΩ 0 20kΩ 20kΩ 4kΩ -1% 200kΩ -2% R=2kΩ 2MΩ -3% -50 RT=2kΩ 14 28 Figure 10. Frequency Drift vs. Supply Voltage +2% 4kΩ RT=20kΩ 1.00 Timing Resistance (Ω) Normalized Frequency Drift (%) Frequency Error (%) XR-2207 -25 0 +25 +50 +75 +100 +125 Temperature (°C) Figure 11. Normalized Frequency Drift with Temperature Rev. 2.02 9 XR-2207 Binary Keying Inputs (Pins 8 and 9) Timing Capacitor VCC C The logic levels applied to the two binary keying inputs allow the selection of four different oscillator frequencies. The internal impedance at these pins is approximately 5kΩ. Keying voltages, which are referenced to pin 10, are < 1.4 V for “zero” and > 3V for “one” logic levels. Table 1 relates binary keying input logic levels, and selected timing pins to oscillator output frequency for each of the four possible cases. 1 3 IT/2 2 IT/2 Ib T4 T3 T2 T1 Figure 12 shows the oscillator control mechanism in greater detail. Timing pins 4, 5, 6 and 7 correspond to the emitters of switching transistor pairs T1, T2, T3, and T4 respectively, which are internal to the integrated circuit. The current switches, and corresponding timing terminals, are activated by external logic signals applied to pins 8 and 9. A 8 B Binary Keying Controls 4 9 I1 10 5 6 7 I2 I3 I4 V R1 R2 R3 R4 12 VEE Logic Level Selected Timing Pins Frequency Pin 8 Pin 9 0 0 6 f1 0 1 6 and 7 f1 + f1 1 0 5 f2 1 1 4 and 5 f2 + f2 Figure 12. Simplified Schematic of Frequency Control Mechanism Squarewave Output (Pin 13) The squarewave output at pin 13 is an “open-collector” stage capable of sinking up to 20mA of load current. RL serves as a pull-up load resistor for this output. Recommended values for RL range from 1kΩ to 100kΩ. Table 1. Logic Table for Binary Keying Controls Triangle Output (Pin 14) The output at pin 14 is a triangle wave with a peak swing of approximately one-half of the total supply voltage. Pin 14 has a 10Ω output impedance and is internally protected against short circuits. Definitions: f1 + 1 f1 + 1 f2 + 1 f2 + 1 R3C R4C R2C R1C MODES OF OPERATION Split Supply Operation Figure 13 is the recommended configuration for split supply operation. The circuit operates with supply voltages ranging from $4V to $13V. Minimum drift occurs with $6V supplies. For operation with unequal supply voltages, see Figure 5. Logic Levels: 0 = Ground, 1 3V Note For single supply operation, logic levels are referenced to voltage at pin 10 With the generalized circuit of Figure 13A, the frequency of operation is determined by the timing capacitor, C, and the activated timing resistors (R1 through R4). The timing resistors are activated by the logic signals at the binary Rev. 2.02 10 XR-2207 peak-to-peak voltage swing equal to the supply voltages. This output is an “open-collector” type and requires an external pull-up load resistor (nominally 5kΩ) to the positive supply. The triangle waveform obtained at pin 14 is centered about ground and has a peak amplitude of V+/2. keying inputs (pins 8 and 9), as shown in the logic table (Table 1). If a single timing resistor is activated, the frequency is 1/RC. Otherwise, the frequency is either 1/(R1||R2)C or 1/(R3||R4)C. Figure 13B shows a fixed frequency application using a single timing resistor that is selected by grounding the binary keying inputs. The oscillator frequency is 1/R3C. Note For Single-Supply Operation, Logic Levels are referenced to voltage at Pin 10. The squarewave output is obtained at pin 13 and has a VCC C VCC CB RL 1 8 Keying Inputs 9 2 3 V+ C1 C2 SWO A Square Wave Output 13 14 Triangle Wave Output TWO XR-2207 B BIAS 11 10 GND R 1 R 2 R 3 R 4 V4 5 6 7 12 R1 R2 R3 R4 VEE CB CB = Bypass Cap VEE A. General Case C VCC CB VCC RL 1 8 9 10 2 3 V+ C 1 C2 Square Wave Output SWO A B 13 XR-2207 TWO 14 11 BIAS GND f=1/R3<C R 1 R 2 R 3 R4 V4 5 6 7 12 R3 VEE CB CB = Bypass Cap VEE B. Fixed Frequency Case Figure 13. Split-Supply Operation Rev. 2.02 11 Triangle Wave Output XR-2207 For single supply operation, the DC voltage at pin 10 and the timing terminals (pins 4 through 7) are equal and approximately 0.6V above VB, the bias voltage at pin 11. The logic levels at the binary keying terminals are referenced to the voltage at pin 10. Single Supply Operation The circuit should be interconnected as shown in Figure 14A or Figure 14B for single supply operation. Pin 12 should be grounded, and pin 11 biased from VCC through a resistive divider to a value of bias voltage between V+/3 and V+/2. Pin 10 is bypassed to ground through a 1µF capacitor. VCC C VCC CB RL 1 8 Keying Inputs 9 CB 10 V+ 2 C1 3 C2 Square Wave Output 13 SWO A XR-2207 B TWO BIAS GND 14 Triangle Wave Output 11 VCC 5.1K R 1 R 2 R 3 R 4 V4 5 6 7 12 CB = Bypass Cap R1 R2 R3 3.9K R4 A. General Case CB VCC C VCC RL 1 V+ 8 9 10 2 C1 3 C2 SWO A B XR-2207 BIAS GND CB TWO Square Wave Output 13 14 Triangle Wave Output 11 5.1K R 1 R 2 R 3 R 4 V4 5 6 7 12 VCC 3.9K R3 f=1/R3<C CB = Bypass Cap B. Single Frequency Figure 14. Single Supply Operation Rev. 2.02 12 XR-2207 The circuit of Figure 15 can operate both with positive and negative values of control voltage. However, for positive values of VC with small (RC/R3) ratio, the direction of the timing current IT is reversed and the oscillations will stop. Frequency Control (Sweep and FM) The frequency of operation is controlled by varying the total timing current, IT, drawn from the activated timing pins 4, 5, 6, or 7. The timing current can be modulated by applying a control voltage, VC, to the activated timing pin through a series resistor RC. As the control voltage becomes more negative, both the total timing current, IT, and the oscillation frequency increase. Figure 16 shows an alternate circuit for frequency control where two timing pins, 6 and 7, are activated. The frequency and the conversion gain expressions are the same as before, except that the circuit will operate only with negative values of VC. For VC > 0, pin 7 becomes deactivated and the frequency is fixed at: The circuits given in Figure 15 and Figure 16 show two different frequency sweep methods for split supply operation. f+ 1 R3 Both binary keying inputs are grounded for the circuit in Figure 15. Therefore, only timing pin 6 is activated. The circuit given in Figure 17 shows the frequency sweep method for single supply operation. Here, the oscillation frequency is given as: f+ 1 The frequency of operation, normally R3C is now proportional to the control voltage, VC, and determined as: f+ 1 R3C f+ 1 R3C ƪ1 * VR RV-ƫ Hz C ƪ1 ) RR ǒ1 * VV Ǔƫ 3 C C T 3 C where VT = Vbias + 0.7V. If R3 = 2MΩ, RC = 2kΩ, C = 5000pF, then a 1000:1 frequency sweep would result for a negative sweep voltage VC V-. This equation is valid from VC = 0V (RC is in parallel with R3) to ǒ VC + VT 1 ) RC R3 The voltage to frequency conversion gain, K, is controlled by the series resistance RC and can be expressed as: K + f + 1 HzńV VC RCCV- Ǔ Caution Total timing current IT must be less than 6mA over the frequency control range. Rev. 2.02 13 XR-2207 VCC CB VCC C 4.7K 8 ƪ f + 1 1 * VCR3 RCVCR3 9 ƫ 1 2 V+ C1 A SWO TWO XR-2207 B 10 3 C2 BIAS Square Wave Output 13 14 Triangle Wave Output 11 GND R1 R2 R3 R4 V4 5 6 7 12 IT IO VEE IC CB CB = Bypass Cap R3 RC VEE VC VC Sweep or FM input Figure 15. Frequency Sweep Operation, Split Supply VCC CB VCC C 4.7K 1 8 ƪ f + 1 1 * VCR3 RCVCR3 ƫ VCC 9 10 V+ 2 C1 3 C2 A B XR-2207 SWO TWO 13 Square Wave Output 14 Triangle Wave Output BIAS 11 GND R1 R2 R3 R4 V4 5 6 7 12 VEE IO CB = Bypass Cap IC CB R3 RC VEE VC VC Sweep or FM input Figure 16. Alternate Frequency Sweep Operation, Split Supply Rev. 2.02 14 XR-2207 VCC VCC 1µF C Square Wave Output 4.7K 1 2 V+ C1 ƪ ǒ f + 1 1 ) R3 1 * VC RC VT CR3 3 13 C2 SWO 14 TWO XR-2207 11 BIAS 8 A Ǔƫ 9 B 10 GND Triangle Wave Output Vbias VCC 5.1K R1 R2 R3 R4 V4 5 6 7 12 1µF 1µF 3.9K VEE VT R3 RC VC- 1µF VC+ VC Sweep or FM input Figure 17. Frequency Sweep Operation, Single Supply Duty Cycle Control Duty Cycle + The duty cycle of the output waveforms can be controlled by frequency shift keying at the end of every half cycle of oscillator output. This is accomplished by connecting one or both of the binary keying inputs (pins 8 or 9) to the squarewave output at pin 13. The output waveforms can then be converted to positive or negative pulses and sawtooth waveforms. R2 R2 ) R3 and can be varied from 0.1% to 99.9% by proper choice of timing resistors. The frequency of oscillation, f, is given as: ƪ 1 f+2 C R2 ) R3 Figure 18 is the recommended circuit connection for duty cycle control. Pin 8 is shorted to pin 13 so that the circuit switches between the “0,0” and the “1,0” logic states given in Table 1. Timing pin 5 is activated when the output is “high,” and the timing pin is activated when the squarewave output goes to a low state. ƫ The frequency can be modulated or swept without changing the duty cycle by connecting R2 and R3 to a common control voltage VC, instead of VEE (see Figure 15). The sawtooth and the pulse output waveforms are shown in Figure 19. The duty cycle of the output waveforms is given as: Rev. 2.02 15 XR-2207 4.7K VCC VCC C CB 1 8 9 10 V+ 2 3 C1 C2 SWO A TWO XR-2207 B BIAS GND R1 R2 4 R2 R3 5 6 R4 7 13 Pulse Output 14 Sawtooth Output 11 V12 R3 VEE CB CB = Bypass Cap VEE Figure 18. Duty Cycle Control Rev. 2.02 16 XR-2207 On-Off Keying The XR-2207 can be keyed on and off by simply activating an open circuited timing pin. Under certain conditions, the circuit may exhibit very low frequency (<1Hz) residual oscillations in the “off” state due to internal bias currents. If this effect is undesirable, it can be eliminated by connecting a 10MΩ resistor from pin 3 to VCC. A. Squarewave and Triangle Outputs Two-Channel FSK Generator (Modem Transmitter) The multi-level frequency shift-keying capability of XR-2207 makes it ideally suited for two-channel FSK generation. A recommended circuit connection for this application is shown in Figure 20. For two-channel FSK generation, the “mark” and “space” frequencies of the respective channels are determined by the timing resistor pairs (R1, R2) and (R3, R4). Pin 8 is the “channel-select” control in accord with Figure 11. For a “high” logic level at pin 8, the timing resistors R1 and R2 are activated. Similarly, for a “low” logic level, timing resistors R3 and R4 are enabled. B. Pulse and Sawtooth Outputs The “high” and “low” logic levels at pin 9 determine the respective high and low frequencies within the selected FSK channel. When only a single FSK channel is used, the remaining channel can be deactivated by connecting pin 8 to either VCC or ground. In this case, the unused timing resistors can also be omitted from the circuit. The low and high frequencies, f1 and f2, for a given FSK channel can be fine tuned using potentiometers connected in series with respective timing resistors. In fine tuning the frequencies, f1 should be set first with the logic level at pin 9 in a “low” level. C. Frequency Shift Keyed Outputs Typical frequency drift of the circuit for 0°C to 75°C operation is $0.2%. Since the frequency stability is directly related to the external timing components, care must be taken to use timing components with low temperature coefficients. Figure 19. Output Waveforms Rev. 2.02 17 XR-2207 VCC VCC C 1µF RL 1 2 V+ C1 Channel Select 3V OV f2 f1 8 9 Keying Input 10 3 C2 SWO A TWO XR-2207 B BIAS 13 FSK Output 14 11 f1 GND R1 R1 R2 R3 R4 4 5 6 R2 R3 R4 V7 12 1µF 10K 10K 10K 10K VEE Figure 20. Multi-Channel FSK Generation Rev. 2.02 18 f2 XR-2207 14 LEAD CERAMIC DUAL-IN-LINE (300 MIL CDIP) Rev. 1.00 14 8 1 7 E E1 D A1 Base Plane Seating Plane A L e c B α B1 INCHES SYMBOL MILLIMETERS MIN MAX MIN MAX A 0.100 0.200 2.54 5.08 A1 0.015 0.060 0.38 1.52 B 0.014 0.026 0.36 0.66 B1 0.045 0.065 1.14 1.65 c 0.008 0.018 0.20 0.46 D 0.685 0.785 17.40 19.94 E1 0.250 0.310 6.35 7.87 E 0.300 BSC 7.62 BSC e 0.100 BSC 2.54 BSC L 0.125 0.200 3.18 5.08 α 0° 15° 0° Note: The control dimension is the inch column 15° Rev. 2.02 19 XR-2207 14 LEAD PLASTIC DUAL-IN-LINE (300 MIL PDIP) Rev. 1.00 14 8 1 7 E1 E D Seating Plane A2 A L α A1 B INCHES SYMBOL eA eB B1 e MILLIMETERS MIN MAX MIN MAX A 0.145 0.210 3.68 5.33 A1 0.015 0.070 0.38 1.78 A2 0.115 0.195 2.92 4.95 B 0.014 0.024 0.36 0.56 B1 0.030 0.070 0.76 1.78 C 0.008 0.014 0.20 0.38 D 0.725 0.795 18.42 20.19 E 0.300 0.325 7.62 8.26 E1 0.240 0.280 6.10 7.11 e 0.100 BSC 2.54 BSC eA 0.300 BSC 7.62 BSC eB 0.310 0.430 7.87 10.92 L 0.115 0.160 2.92 4.06 α 0° 15° 0° 15° Note: The control dimension is the inch column Rev. 2.02 20 C XR-2207 16 LEAD SMALL OUTLINE (300 MIL JEDEC SOIC) Rev. 1.00 D 16 9 E H 1 8 C A Seating Plane e B α A1 L INCHES SYMBOL MILLIMETERS MIN MAX MIN A 0.093 0.104 2.35 2.65 A1 0.004 0.012 0.10 0.30 B 0.013 0.020 0.33 0.51 C 0.009 0.013 0.23 0.32 D 0.398 0.413 10.10 10.50 E 0.291 0.299 7.40 7.60 e 0.050 BSC MAX 1.27 BSC H 0.394 0.419 10.00 10.65 L 0.016 0.050 0.40 1.27 α 0° 8° 0° 8° Note: The control dimension is the millimeter column Rev. 2.02 21 XR-2207 Notes Rev. 2.02 22 XR-2207 Notes Rev. 2.02 23 XR-2207 NOTICE EXAR Corporation reserves the right to make changes to the products contained in this publication in order to improve design, performance or reliability. EXAR Corporation assumes no responsibility for the use of any circuits described herein, conveys no license under any patent or other right, and makes no representation that the circuits are free of patent infringement. Charts and schedules contained herein are only for illustration purposes and may vary depending upon a user’s specific application. While the information in this publication has been carefully checked; no responsibility, however, is assumed for inaccuracies. EXAR Corporation does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can reasonably be expected to cause failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such applications unless EXAR Corporation receives, in writing, assurances to its satisfaction that: (a) the risk of injury or damage has been minimized; (b) the user assumes all such risks; (c) potential liability of EXAR Corporation is adequately protected under the circumstances. Copyright 1975 EXAR Corporation Datasheet June 1997 Reproduction, in part or whole, without the prior written consent of EXAR Corporation is prohibited. Rev. 2.02 24