Philips Semiconductors Product specification N-channel TrenchMOS transistor FEATURES PSMN020-150W SYMBOL QUICK REFERENCE DATA • ’Trench’ technology • Very low on-state resistance • Fast switching • Low thermal resistance d VDSS = 150 V ID = 73 A g RDS(ON) ≤ 20 mΩ s GENERAL DESCRIPTION SiliconMAX products use the latest Philips Trench technology to achieve the lowest possible on-state resistance in each package at each voltage rating. Applications:• d.c. to d.c. converters • switched mode power supplies PINNING PIN SOT429 (TO247) DESCRIPTION 1 gate 2 drain 3 source tab drain 1 2 3 The PSMN020-150W is supplied in the SOT429 (TO247) conventional leaded package. LIMITING VALUES Limiting values in accordance with the Absolute Maximum System (IEC 134) SYMBOL PARAMETER VDSS VDGR VGS ID Drain-source voltage Drain-gate voltage Gate-source voltage Continuous drain current IDM PD Tj, Tstg Pulsed drain current Total power dissipation Operating junction and storage temperature CONDITIONS MIN. MAX. UNIT Tj = 25 ˚C to 175˚C Tj = 25 ˚C to 175˚C; RGS = 20 kΩ - 55 150 150 ± 20 73 51 290 300 175 V V V A A A W ˚C MIN. MAX. UNIT - 707 mJ - 73 A Tmb = 25 ˚C Tmb = 100 ˚C Tmb = 25 ˚C Tmb = 25 ˚C AVALANCHE ENERGY LIMITING VALUES Limiting values in accordance with the Absolute Maximum System (IEC 134) SYMBOL PARAMETER CONDITIONS EAS Non-repetitive avalanche energy Unclamped inductive load, IAS = 73 A; tp = 100 µs; Tj prior to avalanche = 25˚C; VDD ≤ 25 V; RGS = 50 Ω; VGS = 5 V; refer to fig:15 IAS Non-repetitive avalanche current November 1999 1 Rev 1.000 Philips Semiconductors Product specification N-channel TrenchMOS transistor PSMN020-150W THERMAL RESISTANCES SYMBOL PARAMETER Rth j-mb Rth j-a Thermal resistance junction to mounting base Thermal resistance junction to ambient CONDITIONS in free air TYP. MAX. UNIT - 0.5 K/W 45 - K/W ELECTRICAL CHARACTERISTICS Tj= 25˚C unless otherwise specified SYMBOL PARAMETER CONDITIONS V(BR)DSS VGS = 0 V; ID = 0.25 mA; VGS(TO) Drain-source breakdown voltage Gate threshold voltage Tj = -55˚C VDS = VGS; ID = 1 mA Tj = 175˚C Tj = -55˚C RDS(ON) IGSS IDSS Drain-source on-state VGS = 10 V; ID = 25 A resistance Gate source leakage current VGS = ±10 V; VDS = 0 V Zero gate voltage drain VDS = 150 V; VGS = 0 V; current Tj = 175˚C Tj = 175˚C MIN. TYP. MAX. UNIT 150 134 2.0 1.0 - 3.0 12 2 0.05 - 4.0 6 20 56 100 10 500 V V V V V mΩ mΩ nA µA µA Qg(tot) Qgs Qgd Total gate charge Gate-source charge Gate-drain (Miller) charge ID = 73 A; VDD = 120 V; VGS = 10 V - 227 46 91 - nC nC nC td on tr td off tf Turn-on delay time Turn-on rise time Turn-off delay time Turn-off fall time VDD = 75 V; RD = 2.7 Ω; VGS = 10 V; RG = 5.6 Ω Resistive load - 34 79 233 101 - ns ns ns ns Ld Ld Ls Internal drain inductance Internal drain inductance Internal source inductance Measured from tab to centre of die Measured from drain lead to centre of die Measured from source lead to source bond pad - 3.5 4.5 7.5 - nH nH nH Ciss Coss Crss Input capacitance Output capacitance Feedback capacitance VGS = 0 V; VDS = 25 V; f = 1 MHz - 9537 854 380 - pF pF pF REVERSE DIODE LIMITING VALUES AND CHARACTERISTICS Tj = 25˚C unless otherwise specified SYMBOL PARAMETER IS VSD Continuous source current (body diode) Pulsed source current (body diode) Diode forward voltage trr Qrr Reverse recovery time Reverse recovery charge ISM November 1999 CONDITIONS MIN. TYP. MAX. UNIT - - 73 A - - 290 A IF = 25 A; VGS = 0 V IF = 75 A; VGS = 0 V - 0.85 1.1 1.2 - V V IF = 20 A; -dIF/dt = 100 A/µs; VGS = 0 V; VR = 30 V - 127 1.0 - ns µC 2 Rev 1.000 Philips Semiconductors Product specification N-channel TrenchMOS transistor PSMN020-150W Normalised Power Derating, PD (%) Transient thermal impedance, Zth j-mb (K/W) 1 100 D = 0.5 90 80 0.2 0.1 70 0.1 60 0.05 50 40 P D 0.02 0.01 D = tp/T tp 30 20 single pulse T 10 0.001 1E-06 0 0 25 50 75 100 125 Mounting Base temperature, Tmb (C) 150 175 1E-05 1E-04 1E-03 1E-02 1E-01 1E+00 Pulse width, tp (s) Fig.1. Normalised power dissipation. PD% = 100⋅PD/PD 25 ˚C = f(Tmb) Fig.4. Transient thermal impedance. Zth j-mb = f(t); parameter D = tp/T Drain Current, ID (A) 80 Normalised Current Derating, ID (%) Tj = 25 C 100 VGS = 10V 70 90 80 8V 6V 60 70 50 60 50 40 40 30 5.2 V 5V 30 20 20 10 10 4.8 V 4.6 V 4.2 V 0 0 25 50 75 100 125 Mounting Base temperature, Tmb (C) 150 175 0 Fig.2. Normalised continuous drain current. ID% = 100⋅ID/ID 25 ˚C = f(Tmb); VGS ≥ 10 V 0.2 0.4 0.6 0.8 1 1.2 1.4 Drain-Source Voltage, VDS (V) 1.6 1.8 2 Fig.5. Typical output characteristics, Tj = 25 ˚C. ID = f(VDS) Peak Pulsed Drain Current, IDM (A) 1000 4.4 V 0 0.1 Drain-Source On Resistance, RDS(on) (Ohms) 4.2 V 0.09 RDS(on) = VDS/ ID 0.08 tp = 10 us 100 4.8 V Tj = 25 C 4.6 V 4.4V 5V 0.07 100 us 0.06 5.2V 0.05 1 ms 0.04 10 D.C. 0.03 10 ms 6V 0.02 100 ms 0.01 1 VGS = 10V 8V 0 1 10 100 Drain-Source Voltage, VDS (V) 1000 0 Fig.3. Safe operating area ID & IDM = f(VDS); IDM single pulse; parameter tp November 1999 10 20 30 40 50 Drain Current, ID (A) 60 70 80 Fig.6. Typical on-state resistance, Tj = 25 ˚C. RDS(ON) = f(ID) 3 Rev 1.000 Philips Semiconductors Product specification N-channel TrenchMOS transistor PSMN020-150W Drain current, ID (A) 4.5 100 VDS > ID X RDS(ON) 90 Threshold Voltage, VGS(TO) (V) 4 80 3.5 70 3 60 maximum typical 2.5 50 175 C minimum 2 40 1.5 30 1 20 Tj = 25 C 0.5 10 0 0 0 0.5 1 1.5 2 2.5 3 3.5 4 4.5 5 5.5 6 -60 -40 -20 Gate-source voltage, VGS (V) 40 60 80 100 120 140 160 180 Fig.10. Gate threshold voltage. VGS(TO) = f(Tj); conditions: ID = 1 mA; VDS = VGS Transconductance, gfs (S) 1.0E-01 VDS > ID X RDS(ON) 90 20 Junction Temperature, Tj (C) Fig.7. Typical transfer characteristics. ID = f(VGS) 100 0 Drain current, ID (A) Tj = 25 C 80 1.0E-02 70 175 C 60 minimum 1.0E-03 50 typical 1.0E-04 40 maximum 30 1.0E-05 20 10 1.0E-06 0 0 10 20 30 40 50 60 70 Drain current, ID (A) 80 90 0 100 Fig.8. Typical transconductance, Tj = 25 ˚C. gfs = f(ID) 0.5 1 1.5 2 2.5 3 3.5 Gate-source voltage, VGS (V) 4 4.5 5 Fig.11. Sub-threshold drain current. ID = f(VGS); conditions: Tj = 25 ˚C Normalised On-state Resistance 2.9 2.7 2.5 2.3 2.1 1.9 1.7 1.5 1.3 1.1 0.9 0.7 0.5 100000 Capacitances, Ciss, Coss, Crss (pF) Ciss 10000 1000 Coss Crss 100 -60 -40 -20 0 20 40 60 80 100 120 140 160 180 Junction temperature, Tj (C) 0.1 Fig.9. Normalised drain-source on-state resistance. RDS(ON)/RDS(ON)25 ˚C = f(Tj) November 1999 1 10 100 Drain-Source Voltage, VDS (V) 1000 Fig.12. Typical capacitances, Ciss, Coss, Crss. C = f(VDS); conditions: VGS = 0 V; f = 1 MHz 4 Rev 1.000 Philips Semiconductors Product specification N-channel TrenchMOS transistor PSMN020-150W Maximum Avalanche Current, IAS (A) 100 Gate-source voltage, VGS (V) 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 ID = 73A 25 C Tj = 25 C 10 VDD = 30 V Tj prior to avalanche = 150 C VDD = 120 V 1 0 25 50 75 100 125 150 175 Gate charge, QG (nC) 200 225 0.1 0.001 250 0.01 0.1 1 10 Avalanche time, tAV (ms) Fig.13. Typical turn-on gate-charge characteristics. VGS = f(QG) Fig.15. Maximum permissible non-repetitive avalanche current (IAS) versus avalanche time (tAV); unclamped inductive load Source-Drain Diode Current, IF (A) 100 VGS = 0 V 90 80 70 175 C 60 50 Tj = 25 C 40 30 20 10 0 0 0.1 0.2 0.3 0.4 0.5 0.6 0.7 0.8 0.9 1 1.1 1.2 Source-Drain Voltage, VSDS (V) Fig.14. Typical reverse diode current. IF = f(VSDS); conditions: VGS = 0 V; parameter Tj November 1999 5 Rev 1.000 Philips Semiconductors Product specification N-channel TrenchMOS transistor PSMN020-150W MECHANICAL DATA Plastic single-ended through-hole package; heatsink mounted; 1 mounting hole; 3-lead TO-247 SOT429 α E P A A1 β q S R D Y L1(1) Q b2 L 1 2 3 c w M b b1 e e 0 10 20 mm scale DIMENSIONS (mm are the original dimensions) UNIT A A1 b b1 b2 c D E e L mm 5.3 4.7 1.9 1.7 1.2 0.9 2.2 1.8 3.2 2.8 0.9 0.6 21 20 16 15 5.45 16 15 (1) L1 4.0 3.6 P Q q R S w Y α β 3.7 3.3 2.6 2.4 5.3 3.5 3.3 7.5 7.1 0.4 15.7 15.3 6° 4° 17° 13° Note 1. Tinning of terminals are uncontrolled within zone L1. OUTLINE VERSION SOT429 REFERENCES IEC JEDEC EIAJ EUROPEAN PROJECTION ISSUE DATE 98-04-07 99-08-04 TO-247 Fig.16. SOT429; pin 2 connected to mounting base Notes 1. Observe the general handling precautions for electrostatic-discharge sensitive devices (ESDs) to prevent damage to MOS gate oxide. 2. Refer to mounting instructions for SOT429 envelope. 3. Epoxy meets UL94 V0 at 1/8". November 1999 6 Rev 1.000 Philips Semiconductors Product specification N-channel TrenchMOS transistor PSMN020-150W DEFINITIONS Data sheet status Objective specification This data sheet contains target or goal specifications for product development. Preliminary specification This data sheet contains preliminary data; supplementary data may be published later. Product specification This data sheet contains final product specifications. Limiting values Limiting values are given in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of this specification is not implied. Exposure to limiting values for extended periods may affect device reliability. Application information Where application information is given, it is advisory and does not form part of the specification. Philips Electronics N.V. 1999 All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner. The information presented in this document does not form part of any quotation or contract, it is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent or other industrial or intellectual property rights. LIFE SUPPORT APPLICATIONS These products are not designed for use in life support appliances, devices or systems where malfunction of these products can be reasonably expected to result in personal injury. Philips customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips for any damages resulting from such improper use or sale. November 1999 7 Rev 1.000