INTERSIL IRFP340

IRFP340
Data Sheet
July 1999
11A, 400V, 0.550 Ohm, N-Channel
Power MOSFET
• 11A, 400V
Ordering Information
IRFP340
TO-247
• rDS(ON) = 0.550Ω
• Single Pulse Avalanche Energy Rated
• SOA is Power Dissipation Limited
• Nanosecond Switching Speeds
• Linear Transfer Characteristics
• High Input Impedance
• Related Literature
- TB334 “Guidelines for Soldering Surface Mount
Components to PC Boards”
Formerly developmental type TA17424.
PACKAGE
2088.3
Features
This advanced power MOSFET is designed, tested, and
guaranteed to withstand a specified level of energy in the
breakdown avalanche mode of operation. These are
N-Channel enhancement mode silicon gate power field
effect transistors designed for applications such as switching
regulators, switching converters, motor drivers, relay drivers,
and drivers for high power bipolar switching transistors
requiring high speed and low gate drive power. They can be
operated directly from integrated circuits.
PART NUMBER
File Number
BRAND
Symbol
D
IRFP340
NOTE: When ordering, include the entire part number.
G
S
Packaging
JEDEC STYLE TO-247
SOURCE
DRAIN
GATE
DRAIN
(FLANGE)
4-329
CAUTION: These devices are sensitive to electrostatic discharge; follow proper ESD Handling Procedures.
http://www.intersil.com or 407-727-9207 | Copyright © Intersil Corporation 1999
IRFP340
Absolute Maximum Ratings
TC = 25oC, Unless Otherwise Specified
Drain to Source Voltage (Note 1) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .VDS
Drain to Gate Voltage (RGS = 20kΩ) (Note 1) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . VDGR
Continuous Drain Current . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . ID
TC = 100oC . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . ID
Pulsed Drain Current (Note 3) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . IDM
Gate to Source Voltage . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .VGS
Maximum Power Dissipation . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .PD
Linear Derating Factor . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Single Pulse Avalanche Energy Rating (Note 4) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .EAS
Operating and Storage Temperature . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . TJ, TSTG
Maximum Temperature for Soldering
Leads at 0.063in (1.6mm) from Case for 10s. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . TL
Package Body for 10s, See Techbrief 334 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Tpkg
IRFP340
400
400
11
6.8
44
±20
150
1.2
480
-55 to 150
UNITS
V
V
A
A
A
V
W
W/oC
mJ
oC
300
260
oC
oC
CAUTION: Stresses above those listed in “Absolute Maximum Ratings” may cause permanent damage to the device. This is a stress only rating and operation of the
device at these or any other conditions above those indicated in the operational sections of this specification is not implied.
NOTE:
1. TJ = 25oC to 125oC.
Electrical Specifications
TC = 25oC, Unless Otherwise Specified
MIN
TYP
MAX
UNITS
Drain to Source Breakdown Voltage
PARAMETER
SYMBOL
BVDSS
VGS = 0V, ID = 250µA (Figure 10)
400
-
-
V
Gate Threshold Voltage
VGS(TH)
VGS = VDS, ID = 250µA
2.0
-
4.0
V
-
-
25
µA
-
-
250
µA
11
-
-
A
Zero-Gate Voltage Drain Current
IDSS
TEST CONDITIONS
VDS = Rated BVDSS, VGS = 0V
VDS = 0.8 x Rated BVDSS, VGS = 0V, TJ = 125oC
On-State Drain Current (Note 2)
Gate to Source Leakage
ID(ON)
IGSS
Drain to Source On Resistance (Note 2)
Forward Transconductance (Note 2)
Turn-On Delay Time
rDS(ON)
gfs
td(ON)
Rise Time
tr
Turn-Off Delay Time
VDS > ID(ON) x rDS(ON)MAX, VGS = 10V
VGS = ±20V
-
-
±100
nA
VGS = 10V, ID = 5.5A (Figures 8, 9)
-
0.47
0.55
Ω
6.1
9.1
-
S
-
14
21
ns
-
27
41
ns
-
50
75
ns
VDS ≥ 50V, ID = 5.5A (Figure 12)
VDD = 200V, ID ≈ 11A, RGS = 9.1Ω, RL = 17.4Ω
MOSFET Switching Times are Essentially
Independent of Operating Temperature
td(OFF)
Fall Time
tf
Total Gate Charge
(Gate to Source + Gate to Drain)
Gate to Source Charge
Qg(TOT)
Qgs
VGS = 10V, ID = 10A, VDS = 0.8 x Rated BVDSS,
Ig(REF) = 1.5mA (Figure 14) Gate Charge is
Essentially Independent of Operating Temperature
-
24
36
ns
-
41
63
nC
-
6.0
-
nC
-
23
-
nC
-
1250
-
pF
Gate to Drain “Miller” Charge
Qgd
Input Capacitance
CISS
Output Capacitance
COSS
-
300
-
pF
Reverse-Transfer Capacitance
CRSS
-
80
-
pF
-
5.0
-
nH
-
12.5
-
nH
-
-
0.83
oC/W
-
-
30
oC/W
VGS = 0V, VDS = 25V, f = 1.0MHz (Figure 11)
Internal Drain Inductance
LD
Measured from the Drain
Lead, 6mm (0.25in) from the
Package to the Center of the
Die
Internal Source Inductance
LS
Measured from the Source
Lead, 6mm (0.25in) from
Header to the Source
Bonding Pad
Modified MOSFET
Symbol Showing the
Internal Devices
Inductances
D
LD
G
LS
S
Junction to Case
RθJC
Junction to Ambient
RθJA
4-330
Free Air Operation
IRFP340
Source to Drain Diode Specifications
PARAMETER
SYMBOL
Continuous Source to Drain Current
ISD
Pulse Source to Drain Current
(Note 3)
ISDM
TEST CONDITIONS
Modified MOSFET
Symbol Showing the
Integral Reverse
P-N Junction Diode
D
MIN
TYP
MAX
UNITS
-
-
11
A
-
-
44
A
-
-
2.0
V
170
370
790
ns
1.6
3.8
8.2
µC
G
S
Source to Drain Diode Voltage (Note 2)
VSD
Reverse Recovery Time
trr
Reverse Recovered Charge
QRR
TJ = 25oC, ISD = 11A, VGS = 0V (Figure 13)
TJ = 25oC, ISD = 10A, dISD/dt = 100A/µs
TJ = 25oC, ISD = 10A, dISD/dt = 100A/µs
NOTES:
2. Pulse test: pulse width ≤ 300µs, duty cycle ≤ 2%.
3. Repetitive rating: pulse width limited by Max junction temperature. See Transient Thermal Impedance curve (Figure 3).
4. VDD = 50V, starting TJ = 25oC, L = 7.0mH, RG = 50Ω, peak IAS = 11A.
Typical Performance Curves
Unless Otherwise Specified
15
ID , DRAIN CURRENT (A)
1.0
0.8
0.6
0.4
0.2
0
12
9
6
3
0
0
50
100
150
25
50
TC , CASE TEMPERATURE (oC)
75
100
150
125
TC , CASE TEMPERATURE (oC)
FIGURE 1. NORMALIZED POWER DISSIPATION vs CASE
TEMPERATURE
FIGURE 2. MAXIMUM CONTINUOUS DRAIN CURRENT vs
CASE TEMPERATURE
1
ZθJC, NORMALIZED
THERMAL IMPEDANCE
POWER DISSIPATION MULTIPLIER
1.2
0.5
0.2
0.1
0.1
0.05
10-2
PDM
0.02
0.01
t1
t2t2
SINGLE PULSE
NOTES:
DUTY FACTOR: D = t1/t2
TJ = PDM x ZθJC x RθJC + TC
10-3
10-5
10-4
0.1
10-3
10-2
t1, RECTANGULAR PULSE DURATION (s)
FIGURE 3. NORMALIZED MAXIMUM TRANSIENT THERMAL IMPEDANCE
4-331
1
10
IRFP340
Typical Performance Curves
Unless Otherwise Specified (Continued)
15
102
VGS = 10V
10µs
10
100µs
1ms
1
10ms
TC = 25oC
TJ = MAX RATED
12
VGS = 5.5V
9
VGS = 5.0V
6
VGS = 4.5V
3
DC
VGS = 4.0V
SINGLE PULSE
0.1
102
10
VDS , DRAIN TO SOURCE VOLTAGE (V)
1
0
103
0
40
80
120
160
VDS , DRAIN TO SOURCE VOLTAGE (V)
ID, DRAIN CURRENT (A)
15
PULSE DURATION = 80µs
DUTY CYCLE = 0.5% MAX
VGS = 10V
VGS = 6.0V
12
VGS = 5.5V
9
VGS = 5.0V
6
VGS = 4.5V
3
VGS = 4V
0
2
4
6
8
VDS , DRAIN TO SOURCE VOLTAGE (V)
10
100
PULSE DURATION = 80µs
DUTY CYCLE = 0.5% MAX
VDS ≥ 50V
10
1
0.1
0
3.0
NORMALIZED DRAIN TO SOURCE
ON RESISTANCE
4
ON RESISTANCE
RDS(ON), DRAIN TO SOURCE
PULSE DURATION = 80µs
DUTY CYCLE = 0.5% MAX
3
VGS = 10V
2
VGS = 20V
1
0
20
30
ID , DRAIN CURRENT (A)
40
FIGURE 8. DRAIN TO SOURCE ON RESISTANCE vs GATE
VOLTAGE AND DRAIN CURRENT
4-332
2
4
6
8
VGS , GATE TO SOURCE VOLTAGE (V)
10
FIGURE 7. TRANSFER CHARACTERISTICS
5
10
TJ = 25oC
TJ = 150oC
FIGURE 6. SATURATION CHARACTERISTICS
0
200
FIGURE 5. OUTPUT CHARACTERISTICS
IDS(ON), DRAIN TO SOURCE CURRENT (A)
FIGURE 4. FORWARD BIAS SAFE OPERATING AREA
0
PULSE DURATION = 80µs
DUTY CYCLE = 0.5% MAX
VGS = 6.0V
OPERATION IN THIS
REGION IS LIMITED
BY rDS(ON)
ID, DRAIN CURRENT (A)
ID, DRAIN CURRENT (A)
103
50
2.4
PULSE DURATION = 80µs
DUTY CYCLE = 0.5% MAX
ID = 5.5A, VGS = 10V
1.8
1.2
0.6
0
-60
-40
-20
0
20
40
60
80
100 120 140 160
TJ , JUNCTION TEMPERATURE (oC)
FIGURE 9. NORMALIZED DRAIN TO SOURCE ON
RESISTANCE vs JUNCTION TEMPERATURE
IRFP340
Typical Performance Curves
2500
ID = 250µA
1.15
1.05
0.95
0.85
0.75
-60
1500
COSS
-40
-20
0
20
40
60
80
0
100 120 140 160
103
FIGURE 11. CAPACITANCE vs DRAIN TO SOURCE VOLTAGE
100
PULSE DURATION = 80µs
DUTY CYCLE = 0.5% MAX
ISD , SOURCE TO DRAIN CURRENT (A)
PULSE DURATION = 80µs
DUTY CYCLE = 0.5% MAX
VDS ≥ 50V
9
TJ = 150oC
6
3
10
TJ = 150oC
TJ = 25oC
1
0.1
0
4
8
12
ID , DRAIN CURRENT (A)
16
20
0
FIGURE 12. TRANSCONDUCTANCE vs DRAIN CURRENT
0.3
0.6
0.9
1.2
VSD , SOURCE TO DRAIN VOLTAGE (V)
FIGURE 13. SOURCE TO DRAIN DIODE VOLTAGE
20
VGS , GATE TO SOURCE VOLTAGE (V)
gfs , TRANSCONDUCTANCE (S)
10
102
VDS , DRAIN TO SOURCE VOLTAGE (V)
1
TJ = 25oC
0
CRSS
500
FIGURE 10. NORMALIZED DRAIN TO SOURCE BREAKDOWN
VOLTAGE vs JUNCTION TEMPERATURE
12
CISS
1000
TJ , JUNCTION TEMPERATURE (oC)
15
VGS = 0V, f = 1MHz
CISS = CGS + CGD
CRSS = CGD
COSS ≈ CDS + CGS
2000
C, CAPACITANCE (pF)
NORMALIZED DRAIN TO SOURCE
BREAKDOWN VOLTAGE
1.25
Unless Otherwise Specified (Continued)
ID = 10A
16
VDS = 80V
12
VDS = 200V
VDS = 320V
8
4
0
0
12
24
36
48
60
Qg, GATE CHARGE (nC)
FIGURE 14. GATE TO SOURCE VOLTAGE vs GATE CHARGE
4-333
1.5
IRFP340
Test Circuits and Waveforms
VDS
BVDSS
L
tP
VARY tP TO OBTAIN
+
RG
REQUIRED PEAK IAS
-
VGS
VDS
IAS
VDD
VDD
DUT
tP
0V
IAS
0
0.01Ω
tAV
FIGURE 15. UNCLAMPED ENERGY TEST CIRCUIT
FIGURE 16. UNCLAMPED ENERGY WAVEFORMS
tON
tOFF
td(ON)
td(OFF)
tf
tr
RL
VDS
90%
90%
+
RG
-
VDD
10%
10%
0
DUT
90%
VGS
VGS
0
FIGURE 17. SWITCHING TIME TEST CIRCUIT
0.2µF
50%
PULSE WIDTH
10%
FIGURE 18. RESISTIVE SWITCHING WAVEFORMS
VDS
(ISOLATED
SUPPLY)
CURRENT
REGULATOR
12V
BATTERY
50%
VDD
Qg(TOT)
SAME TYPE
AS DUT
50kΩ
Qgd
0.3µF
VGS
Qgs
D
VDS
DUT
G
Ig(REF)
0
S
0
IG CURRENT
SAMPLING
RESISTOR
VDS
ID CURRENT
SAMPLING
RESISTOR
FIGURE 19. GATE CHARGE TEST CIRCUIT
4-334
Ig(REF)
0
FIGURE 20. GATE CHARGE WAVEFORMS
IRFP340
All Intersil semiconductor products are manufactured, assembled and tested under ISO9000 quality systems certification.
Intersil semiconductor products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and
reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result
from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.
For information regarding Intersil Corporation and its products, see web site http://www.intersil.com
Sales Office Headquarters
NORTH AMERICA
Intersil Corporation
P. O. Box 883, Mail Stop 53-204
Melbourne, FL 32902
TEL: (407) 724-7000
FAX: (407) 724-7240
4-335
EUROPE
Intersil SA
Mercure Center
100, Rue de la Fusee
1130 Brussels, Belgium
TEL: (32) 2.724.2111
FAX: (32) 2.724.22.05
ASIA
Intersil (Taiwan) Ltd.
7F-6, No. 101 Fu Hsing North Road
Taipei, Taiwan
Republic of China
TEL: (886) 2 2716 9310
FAX: (886) 2 2715 3029