TESDS5V0A Steering Diode Structure ESD Protection Array Small Signal Diode SOT-26 Features Meet IEC61000-4-2 (ESD) ±15kV (air), ±8kV (contact) Meet IEC61000-4-4 (EFT) rating. 40A (5/50ήs) Meet IEC61000-4-5 (Lightning) rating. 24A (8/20μs) Protects four high speed I/O lines Working Voltage : 5V Pb free version, RoHS compliant, and Halogen free Unit (mm) Dimensions Unit (inch) Min Max Min Max A 2.80 3.00 0.110 0.118 Case : SOT-26 standard package, molded plastic B 1.50 1.70 0.059 0.067 Terminal: Matte tin plated, lead free, solderable per MIL-STD-202, Method 202 guaranteed C 0.30 0.50 0.012 0.020 D 1.80 2.00 0.071 0.079 High temperature soldering guaranteed: 260°C/10s E 2.65 2.95 0.104 0.112 Molding Compound Flammability Rating : UL 94V-O F Weight :16 mg (approximately) G 1.05 1.15 0.575 REF Mechanical Data 0.041 0.045 0.022 REF Marking Code : V05 Applications Pin Configutation USB Power & Data Line Protection Notebooks, Desktops, Servers and Video Graphics Cards 6 IO#4 5 VDD 4 IO#3 1 IO#1 2 GND 3 IO#2 Monitors and Flat Panel Displays Portable Instrumentation Set Top Box Ordering Information Part No. Package Packing TESDS5V0A SOT-26 3K / 7" Reel Packing Code Marking RFG V05 Maximum Ratings and Electrical Characteristics Rating at 25°C ambient temperature unless otherwise specified. Maximum Ratings Symbol Value Units Peak Pulse Power (tp=8/20μs waveform) PPP 350 W Peak Pulse Current (tp = 8/20μs) IPP 15 A VESD ±27 ±16 KV Type Number ESD per IEC 61000-4-2 (Air) ESD per IEC 61000-4-2 (Contact) TJ, TSTG Junction and Storage Temperature Range . -55 to + 150 °C . Electrical Characteristics Type Number Reverse Stand-Off Voltage Reverse Breakdown Voltag Reverse Leakage Current Clamping Voltage Junction Capacitance IR= VR= IPP= IPP= 1mA 5V 1A 5A VR=0V, f=1.0MHz Symbol VRWM Min - V(BR) 6.5 - V IR - 0.1 12.5 17.5 uA Vc CJ Max 5 0.7 (Typ.) Units V V pF Version : B11 TESDS5V0A Steering Diode Structure ESD Protection Array Small Signal Diode Rating and Characteristic Curves FIG 1 Non-Repetitive Peak Pulse Power vs. Pulse Time FIG 2 Pulse Waveform 10 110 Waveform Parameters: tr = 8μs, td = 20μs 90 Percent of IPP Peak Pulse Power Ppp (KW) 100 80 1 70 60 50 e 40 0.1 30 -1 td=Ipp/2 20 10 0 0.01 0.1 1 10 100 0 1000 5 10 15 20 25 30 Time (us) Pulse Duration (us) FIG 3 Admissible Power Dissipation Curve FIG 4 Typical Junction Capacitance 2 120 Normalized Capacitance Power Rating (%) 100 80 60 40 1.5 1 0.5 20 f = 1.0MHz 0 0 0 20 40 60 80 100 120 140 160 180 0 1 2 3 4 5 Reverse Voltage (V) o Ambient Tempeatature ( C) FIG 5 Clamping Voltage vs. Peak Pulse Current Clamping Voltage (V) 20 15 10 5 Waveform Parameters: tr = 8μs, td = 20μs 0 0 1 2 3 4 5 Peak Pulse Current (A) Version : B11 TESDS5V0A Steering Diode Structure ESD Protection Array Small Signal Diode Applications Information Designed to protect protect high speed data interfaces Designed to protect four data lines from transient over-voltages by clamping them to a fixed reference Designed to protect protect sensitive components which are connected to data and transmission lines from overvoltage caused by electrostatic discharge (ESD), electrical fast transients (EFT), and lightning. TESDS5V0A incorporates eight surge rated, low capacitance steering diodes and a TVS diode in a single package During transient conditions, the steering diodes direct the transient to either the positive side of the power supply line or to ground The internal TVS diode prevents over-voltage on the power line, protecting any downstream components Circuit Board Layout Recommendations To protect data lines and the power line, connect pin 5 directly to the VDD. In this configuration the data lines are referenced to the supply voltage. The internal TVS diode prevents over-voltage on the supply rail. The TESDS5V0A can be isolated from the power supply by adding a series resistor between pin 5 and VDD. A value of 100kΩ is recommended. The internal TVS and steering diodes remain biased, providing the advantage of lower capacitance. In applications where no positive supply reference is available, or complete supply isolation is desired, the internal TVS may be used as the reference. In this case, pin 5 is not connected. The steering diodes will begin to conduct when the voltage on the protected line exceeds the working voltage of the TVS (plus one diode drop). I/O#1 I/O#2 To Protected Device To Protected Device I/O#1 I/O#2 VDD 100K Ω I/O#3 I/O#4 To Protected Device I/O#3 I/O#4 Data Line and Power Supply Protection Using Vcc as reference I/O#1 I/O#2 I/O#3 I/O#4 To Protected Device Data Line Protection with Bias and Power Supply Isolation To Protected Device To Protected Device Data Line Protection Using Internal TVS Diode as Reference Version : B11 TESDS5V0A Steering Diode Structure ESD Protection Array Small Signal Diode Tape & Reel specification TSC label Item Top Cover Tape Symbol Carrier depth K 1.22 Max. Sprocket hole D 1.50 +0.10 A 180 ± 1 Reel outside diameter Carieer Tape Any Additional Label (If Required) 10 Pitches Cumulative Tolerance on Tape ±2.0mm ( ±0.008") P0 D P1 T Dimension ( mm ) Reel inner diameter D1 50 Min. Feed hole width D2 13.0 ± 0.5 Sprocke hole position E 1.75 ±0.10 Sprocke hole pitch P0 4.00 ±0.10 Embossment center P1 2.00 ±0.10 Overall tape thickness T 0.6 Max. Tape width W 8.30 Max. Reel width W1 14.4 Max. E F K0 W BB0 0 B1 D' Top Cover Tape See Note1 K For Components 2.0mm X 1.2mm and Larger A0 Center Lines of Cavity Embossment For Machine Reference Only Including Draft and RADLL Concentric Around B 0 W1 Direction of Feed A D2 D1 Suggested PAD Layout D A E F C Dimensions Unit (inch) Unit (mm) A 0.098 2.50 B 0.024 0.60 C 0.037 0.95 D 0.043 1.10 E 0.055 1.40 F 0.142 3.60 B Note 1: A0, B0, and K0 are determined by component size. The clearance between the components and the cavity must be o within 0.05 mm min. to 0.5 mm max. The component cannot rote more than 10 within the determined cavity. Note 2: If B1 exceeds 4.2 mm(0.165'') for 8 mm embossed tape, the tape may not feed through all tape feeders. Note 3: The suggested land pattern dimensions have been provided for reference only, as actual pad layouts may vary despending on application. Version : B11