STMICROELECTRONICS M36L0R7050U1ZAMF

M36L0R7060U1 M36L0R7060L1
M36L0R7050U1 M36L0R7050L1
128 Mbit (Mux I/O, Multiple Bank, Multi-Level, Burst) Flash
memory, 32 or 64 Mbit PSRAM, 1.8V supply Multi-Chip Package
Preliminary Data
Feature summary
■
■
■
■
Multi-Chip Package
– 1 die of 128 Mbit (8Mb x16, Mux I/O
Multiple Bank, Multi-level, Burst) Flash
Memory
– 1 die of 32 or 64Mbit Mux I/O, Burst
Pseudo SRAM
Supply voltage
– VDDF = VDDP = VDDQF = 1.7 to 1.95V
– VPPF = 9V for fast program
Electronic signature
– Manufacturer Code: 20h
– Device Codes (Top Flash Configuration):
M36L0R7060U1: 882Eh,
M36L0R7050U1: 882Eh
– Device Codes (Bottom Flash Configuration)
M36L0R7060L1: 882Fh
M36L0R7050L1: 882Fh
FBGA
TFBGA88 (ZAM)
8 x 10mm
■
Dual operations
– program/erase in one Bank while read in
others
– No delay between Read and Write
operations
■
Block locking
– All blocks locked at power-up
– Any combination of blocks can be locked
with zero latency
– WPF for Block Lock-Down
– Absolute Write Protection with VPPF = VSS
■
Common Flash Interface (CFI)
ECOPACK® package
Flash memory
■
Multiplexed address/data
■
Synchronous / asynchronous read
– Synchronous Burst Read mode: 66MHz
– Random Access: 85ns
■
Synchronous burst read suspend
programming time
– 10µs typical Word program time using
Buffer Enhanced Factory Program
command
■
Memory organization
– Multiple Bank Memory Array: 8 Mbit Banks
– Parameter Blocks (Top or Bottom location)
■
Security
– 64 bit unique device number
– 2112 bit user programmable OTP Cells
■
100,000 program/erase cycles per block
June 2006
PSRAM
■
Access time: 70ns
■
Synchronous modes:
– Synchronous Write: continuous burst
– Synchronous Read: continuous burst or
fixed length: 4, 8 or 16 Words for 32 Mbit
devices or 4, 8,16 or 32 Words for 64 Mbit
devices
– Maximum Clock Frequency: 83MHz
■
Low power consumption
■
Low power features
– Partial Array Self-Refresh (PASR)
– Deep Power-Down (DPD) Mode
– Automatic Temperature-compensated SelfRefresh
Rev 1
This is preliminary information on a new product now in development or undergoing evaluation. Details are subject to
change without notice.
1/22
www.st.com
1
Contents
M36L0R7060U1, M36L0R7060L1, M36L0R7050U1, M36L0R7050L1
Contents
1
Summary description . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 6
2
Signal descriptions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 10
2.1
Address Inputs (ADQ0-ADQ15 and A16-A22) . . . . . . . . . . . . . . . . . . . . . 10
2.2
Data Input/Output (ADQ0-ADQ15) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 10
2.3
Latch Enable (L) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 10
2.4
Clock (K) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 10
2.5
Wait (WAIT) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 10
2.6
Flash memory Chip Enable (EF) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 11
2.7
Flash memory Output Enable (GF) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 11
2.8
Flash memory Write Enable (WF) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 11
2.9
Flash memory Write Protect (WPF) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 11
2.10
Flash memory Reset (RPF) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 11
2.11
PSRAM Chip Enable (EP) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 11
2.12
PSRAM Output Enable (GP) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 12
2.13
PSRAM Write Enable (WP) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 12
2.14
PSRAM Upper Byte Enable (UBP) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 12
2.15
PSRAM Lower Byte Enable (LBP) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 12
2.16
PSRAM Configuration Register Enable (CRP) . . . . . . . . . . . . . . . . . . . . . 12
2.17
VDDF Flash memory Supply Voltage . . . . . . . . . . . . . . . . . . . . . . . . . . . . 12
2.18
VCCP PSRAM Supply Voltage . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 12
2.19
VDDQF Supply Voltage . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 13
2.20
VPPF Flash memory Program Supply Voltage . . . . . . . . . . . . . . . . . . . . . 13
2.21
VSS Ground . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 13
2.22
VSSQ Ground . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 13
3
Functional description . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 14
4
Maximum rating . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 16
5
DC and AC parameters . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 17
2/22
M36L0R7060U1, M36L0R7060L1, M36L0R7050U1, M36L0R7050L1
Contents
6
Package mechanical . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 19
7
Part numbering . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 20
8
Revision history . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 21
3/22
List of tables
M36L0R7060U1, M36L0R7060L1, M36L0R7050U1, M36L0R7050L1
List of tables
Table 1.
Table 2.
Table 3.
Table 4.
Table 5.
Table 6.
Table 7.
Table 8.
4/22
Signal names . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 8
Operating modes - Standard Asynchronous operation. . . . . . . . . . . . . . . . . . . . . . . . . . . . 15
Absolute maximum ratings . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 16
Operating and AC measurement conditions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 17
Device capacitance. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 18
Stacked TFBGA88 8 × 10mm - 8 × 10 active ball array, 0.8mm pitch, package data . . . . 19
Part numbering scheme . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 20
Document revision history . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 21
M36L0R7060U1, M36L0R7060L1, M36L0R7050U1, M36L0R7050L1
List of figures
List of figures
Figure 1.
Figure 2.
Figure 3.
Figure 4.
Figure 5.
Figure 6.
Logic diagram . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7
TFBGA connections (top view through package) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 9
Functional block diagram . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 14
AC measurement I/O waveform . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 17
AC measurement load circuit . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 18
TFBGA88 8 × 10mm, 8 × 10 ball array - 0.8mm pitch, bottom view package outline. . . . . 19
5/22
Summary description
1
M36L0R7060U1, M36L0R7060L1, M36L0R7050U1, M36L0R7050L1
Summary description
The M36L0R7060U1, M36L0R7060L1, M36L0R7050U1 and M36L0R7050L1 combine two
memory devices in a Multi-Chip Package:
●
a 128-Mbit, Multiple Bank Flash memory, the M58LR128G(U/L)
●
a 32 or 64 Mbit PseudoSRAM, the M69KM048AA or M69KM096AA, respectively.
The purpose of this document is to describe how the two memory components operate with
respect to each other. It must be read in conjunction with the M58LRxxxGUL and
M69KM048AA or M69KM096AA datasheets, where all specifications required to operate
the Flash memory and PSRAM components are fully detailed. These datasheets are
available from the STMicroelectronics website: www.st.com.
Recommended operating conditions do not allow more than one memory to be active at the
same time.
The memory is offered in a Stacked TFBGA88 (8 ×10mm, 8 × 10 ball array, 0.8mm pitch)
package.
In order to meet environmental requirements, ST offers these devices in ECOPACK®
packages. These packages have a Lead-free second-level interconnect. The category of
Second-Level Interconnect is marked on the package and on the inner box label, in
compliance with JEDEC Standard JESD97.
The maximum ratings related to soldering conditions are also marked on the inner box label.
ECOPACK is an ST trademark. ECOPACK specifications are available at: www.st.com.
6/22
M36L0R7060U1, M36L0R7060L1, M36L0R7050U1, M36L0R7050L1
Figure 1.
Summary description
Logic diagram
VDDQF
VPPF
VDDF
VDDP
23
16
A16-A22
ADQ0-ADQ15
EF
GF
WAIT
WF
RPF
WPF
L
K
M36L0R7060U1
M36L0R7060L1
M36L0R7050U1
M36L0R7050L1
EP
GP
WP
CRP
UBP
LBP
VSS
Ai12016
7/22
Summary description
Table 1.
A16-A22
M36L0R7060U1, M36L0R7060L1, M36L0R7050U1, M36L0R7050L1
Signal names
(1), (2)
Address Inputs
ADQ0-ADQ15
Flash memory and PSRAM common Data Input/Outputs, Address Inputs or
Command Inputs
VDDF
Power Supply for Flash memory
VDDQF
Flash memory Power Supply for I/O Buffers
VPPF
Flash memory Optional Supply Voltage for Fast Program and Erase
VSS
Ground
VDDP
PSRAM Power Supply
NC
Not Connected Internally
DU
Do Not Use as Internally Connected
WAIT
Flash memory and PSRAM Common Wait Data in Burst Mode
L
Flash memory and PSRAM Latch Enable Input
K
Flash memory and PSRAM Burst Clock
Flash Memory
EF
Chip Enable Input
GF
Output Enable Input
WF
Write Enable Input
RPF
Reset Input
WPF
Write Protect Input
PSRAM
EP
Chip Enable Input
GP
Output Enable Input
WP
Write Enable Input
CRP
Configuration Register Enable Input
UBP
Upper Byte Enable Input
LBP
Lower Byte Enable Input
1. A16-A20 (in the case of a 32Mb PSRAM) or A16-A21 (in the case of a 64Mb PSRAM) are common to the
Flash memory and the PSRAM
2. A21-A22 (if the MCP contains a 32Mb PSRAM) or A22 (if the MCP contains a 64Mb PSRAM) are Address
Input(s) for the Flash memory component only.
8/22
M36L0R7060U1, M36L0R7060L1, M36L0R7050U1, M36L0R7050L1
Figure 2.
Summary description
TFBGA connections (top view through package)
1
2
3
4
5
A
DU
DU
B
NC
A18
A19
VSS
VDDF
C
NC
LBP
NC
VSS
D
NC
A17
NC
E
NC
NC
F
NC
G
6
7
8
DU
DU
NC
A21
NC
NC
K
A22
NC
VPPF
WP
EP
NC
NC
NC
WPF
L
A20
NC
NC
NC
UBP
RPF
WF
NC
NC
A16
NC
ADQ8
ADQ2
ADQ10
ADQ5
ADQ13
WAIT
NC
H
GP
ADQ0
ADQ1
ADQ3
ADQ12
ADQ14
ADQ7
NC
J
NC
GF
ADQ9
ADQ11
ADQ4
ADQ6
ADQ15
VDDQF
K
EF
DU
DU
NC
VDDP
NC
VDDQF
CRP
L
VSS
VSS
VDDQF
VDDF
VSS
VSS
VSS
VSS
M
DU
DU
DU
DU
Ai12017b
9/22
Signal descriptions
2
M36L0R7060U1, M36L0R7060L1, M36L0R7050U1, M36L0R7050L1
Signal descriptions
See Figure 1: Logic diagram and Table 1: Signal names, for a brief overview of the signals
connected to this device.
2.1
Address Inputs (ADQ0-ADQ15 and A16-A22)
ADQ0-ADQ15 and A16-A20 (for the M36L0R7050U1/L1) or A16-A21 (for the
M36L0R7060U1/L1) are common to the Flash memory and PSRAM components.
In the Flash memory, the Address Inputs select the cells in the array to access during Bus
Read operations. During Bus Write operations they control the commands sent to the
Command Interface of the Program/Erase Controller.
In the PSRAM, the Address Inputs A16-A20 (/A21) are used in conjunction with ADQ0 to
ADQ15, to select the cells in the memory array that are accessed during read and write
operations.
2.2
Data Input/Output (ADQ0-ADQ15)
The Data I/O output the data stored at the selected address during a Bus Read operation or
input a command or the data to be programmed during a Bus Write operation.
2.3
Latch Enable (L)
The Latch Enable input is common to the Flash memory and PSRAM components.
For details of how the Latch Enable signal behaves, please refer to the datasheets of the
respective memory components: M69KM048AA or M69KM096AA for the PSRAM and
M58LRxxxGUL for the Flash memory.
2.4
Clock (K)
The Clock input is common to the Flash memory and PSRAM components.
For details of how the Clock signal behaves, please refer to the datasheets of the respective
memory components: M69KM048AA or M69KM096AA for the PSRAM and M58LRxxxGUL
for the Flash memory.
2.5
Wait (WAIT)
The Wait output is common to the Flash memory and PSRAM components.
For details of how the WAIT signal behaves, please refer to the datasheets of the respective
memory components: M69KM048AA or M69KM096AA for the PSRAM and M58LRxxxGUL
for the Flash memory
10/22
M36L0R7060U1, M36L0R7060L1, M36L0R7050U1, M36L0R7050L1
2.6
Signal descriptions
Flash memory Chip Enable (EF)
The Chip Enable input activates the memory control logic, input buffers, decoders and
sense amplifiers. When Chip Enable is at VILand Reset is at VIH the device is in active
mode. When Chip Enable is at VIH the memory is deselected, the outputs are high
impedance and the power consumption is reduced to the stand-by level.
It is not allowed to set both EF and EP to VIL at the same time.
2.7
Flash memory Output Enable (GF)
The Output Enable input controls data outputs during the Bus Read operation of the Flash
memory.
2.8
Flash memory Write Enable (WF)
The Write Enable input controls the Bus Write operation of the Flash memory’s Command
Interface. The data and address inputs are latched on the rising edge of Chip Enable or
Write Enable whichever occurs first.
2.9
Flash memory Write Protect (WPF)
Write Protect is an input that gives an additional hardware protection for each block. When
Write Protect is at VIL, the Lock-Down is enabled and the protection status of the LockedDown blocks cannot be changed. When Write Protect is at VIH, the Lock-Down is disabled
and the Locked-Down blocks can be locked or unlocked. (refer to M58LRxxxGUL
datasheet).
2.10
Flash memory Reset (RPF)
The Reset input provides a hardware reset of the memory. When Reset is at VIL, the
memory is in reset mode: the outputs are high impedance and the current consumption is
reduced to the Reset Supply Current IDD2. Refer to the M58LRxxxGUL datasheet for the
value of IDD2. After Reset all blocks are in the Locked state and the Configuration Register is
reset. When Reset is at VIH, the device is in normal operation. Exiting reset mode the device
enters asynchronous read mode, but a negative transition of Chip Enable or Latch Enable is
required to ensure valid data outputs.
The Reset pin can be interfaced with 3V logic without any additional circuitry. It can be tied
to VRPH (refer to the M58LRxxxGUL datasheet).
2.11
PSRAM Chip Enable (EP)
Chip Enable, EP, activates the device when driven Low (asserted). When de-asserted (VIH),
the device is disabled and goes automatically in low-power Standby mode or Deep PowerDown mode, according to the RCR settings.
It is not allowed to set both EF and EP to VIL at the same time.
11/22
Signal descriptions
2.12
M36L0R7060U1, M36L0R7060L1, M36L0R7050U1, M36L0R7050L1
PSRAM Output Enable (GP)
When held Low, VIL, the Output Enable, GP, enables the Bus Read operations of the
memory.
2.13
PSRAM Write Enable (WP)
Write Enable, WP, controls the Bus Write operation of the memory. When asserted (VIL), the
device is in write mode and write operations can be performed either to the configuration
registers or to the memory array.
2.14
PSRAM Upper Byte Enable (UBP)
The Upper Byte Enable, UBP, gates the data on the Upper Byte of the Address Inputs/ Data
Inputs/Outputs (ADQ8-ADQ15) to or from the upper part of the selected address during a
write or read operation.
2.15
PSRAM Lower Byte Enable (LBP)
The Lower Byte Enable, LBP, gates the data on the Lower Byte of the Address Inputs/Data
Input/Outputs (ADQ0-ADQ7) to or from the lower part of the selected address during a write
or read operation.
If both LBP and UBP are disabled (High), the device will disable the data bus from receiving
or transmitting data. Although the device will seem to be deselected, it remains in an active
mode as long as EP remains Low.
2.16
PSRAM Configuration Register Enable (CRP)
When this signal is driven High, VIH, bus read or write operations access either the value of
the Refresh Configuration Register (RCR) or the Bus Configuration Register (BCR)
according to the value of A19.
2.17
VDDF Flash memory Supply Voltage
VDDF provides the power supply to the internal core of the Flash memory. It is the main
power supply for all Flash memory operations (Read, Program and Erase).
2.18
VCCP PSRAM Supply Voltage
The VCCP Supply Voltage is the core supply voltage.
12/22
M36L0R7060U1, M36L0R7060L1, M36L0R7050U1, M36L0R7050L1
2.19
Signal descriptions
VDDQF Supply Voltage
VDDQF provides the power supply to the I/O pins and enables all Outputs to be powered
independently of VDDF. VDDQF can be tied to VDDF or can use a separate supply.
2.20
VPPF Flash memory Program Supply Voltage
VPPF is both a control input and a power supply pin. The two functions are selected by the
voltage range applied to the pin.
If VPPF is kept in a low voltage range (0V to VDDQF) VPPF is seen as a control input. In this
case a voltage lower than VPPLK gives absolute protection against program or erase, while
VPPF in the VPP1 range enables these functions (see the M58LRxxxGUL datasheet for the
relevant values). VPPF is only sampled at the beginning of a program or erase; a change in
its value after the operation has started does not have any effect and program or erase
operations continue.
If VPPF is in the range of VPPH it acts as a power supply pin. In this condition VPPF must be
stable until the Program/Erase algorithm is completed.
2.21
VSS Ground
VSS ground is the common Flash memory and PSRAM ground. It is the reference for the
core supplies. It must be connected to the system ground.
2.22
VSSQ Ground
VSSQ ground is the reference for the input/output circuitry driven by VDDQF. VSSQ must be
connected to VSS
Note:
Each device in a system should have VDDF, VDDQF and VPP decoupled with a 0.1µF ceramic
capacitor close to the pin (high frequency, inherently low inductance capacitors should be as
close as possible to the package). See Figure 5: AC measurement load circuit. The PCB
track widths should be sufficient to carry the required VPP program and erase currents.
13/22
Functional description
3
M36L0R7060U1, M36L0R7060L1, M36L0R7050U1, M36L0R7050L1
Functional description
The PSRAM and Flash memory components have separate power supplies but share the
same grounds. They are distinguished by two Chip Enable inputs: EF for the Flash memory
and EP for the PSRAM.
Recommended operating conditions do not allow more than one device to be active at a
time. The most common example is simultaneous read operations on one of the Flash
memory and the PSRAM components which would result in a data bus contention.
Therefore it is recommended to put the other devices in the high impedance state when
reading the selected device.
Figure 3.
Functional block diagram
VDDF VPPF VDDQF
A21-A22(1)
or A22(2)
EF
WF
RPF
WPF
128 Mbit
Flash
Memory
GF
WAIT
K
L
VCCP
VSS
A16-A20(1)
or A16-A21(2)
ADQ0-ADQ15
EP
GP
WP
CRP
32 Mbit
or
64 Mbit
PSRAM
UBP
LBP
AI12335
1. Address Inputs corresponding to the M36L0R7050U1 and M36L0R7050L1 devices.
2. Address Inputs corresponding to the M36L0R7060U1 and M36L0R7060L1 devices.
14/22
M36L0R7060U1, M36L0R7060L1, M36L0R7050U1, M36L0R7050L1
Table 2.
Operating modes - Standard Asynchronous operation
Operation(1) (2)
Flash memory
Functional description
EF GF WF RPF
WAIT
(3)
Other
ADQ0L EP WP GP UBP LBP CRP A19 A18 Address
ADQ7
Inputs
Bus Read
VIL VIL VIH VIH
VIH
Bus Write
VIL VIH VIL VIH
VIH
Address Latch VIL VIH X
Data Output
The PSRAM must be disabled.
Data Input
VIH
VIL
Address Input
Output
Disable
VIL VIH VIH VIH
VIH
Hi-Z
Standby
VIH X
Reset
X
X
X
VIH Hi-Z
X
X
VIL
X
Hi-Z
Any PSRAM mode is allowed.
Hi-Z
Hi-Z
Word Read
VIH VIL VIL VIL VIL
Address In Valid
Address In/ Data
Out Valid
Word Write
VIL VIH VIL VIL VIL
Address In Valid
Address In/ Data In
Valid
\_/
PSRAM
ADQ8ADQ15
Read
Configuration The Flash memory must
Register (CR
be disabled.
controlled
method)(4)
Program
Configuration
Register (CR
Controlled)(5)
Output
Disable/No
Operation
Deep PowerDown(7)
Standby
VIH VIL VIL VIL
VIL
VIL
Any Flash memory
mode is allowed.
00(RCR)
10(BCR)
X1(DIDR)
X
Address In/ BCR,
RCR or DIDR
Content Valid
0 or 00
(RCR)
1 or 10
(BCR)(6)
BCR/
RCR
Data
Address In Valid
VIH
VIL VIH X
X
VIH X
X
X
VIL
X
X
X
High-Z
X
VIH X
X
X
X
X
X
X
X
High-Z
VIH X
X
X
X
X
VIL
X
X
High-Z
1. The Clock signal, K, must remain Low when the PSRAM is operating in asynchronous mode.
2. X = Don’t Care
3. In the Flash memory the WAIT signal polarity is configured using the Set Configuration Register command.
4. Operating mode available in the M36L0R7060U1 and M36L0R7060L1 only (see M69KM096AA datasheet).
5. BCR and RCR only.
6. In the PSRAM of the M36L0R7050U1 and M36L0R7050L1, A19 is used to select between the BCR and the RCR whereas
in the PSRAM of the M36L0R7060U1 and M36L0R7060L1 both A18 and A19 are used to select the BCR, the RCR or the
DIDR.
7. The device enters Deep Power-Down mode by driving the Chip Enable signal, E, from Low to High, with bit 4 of the RCR
set to ‘0’. The device remains in Deep Power-Down mode until E goes Low again and is held Low for tELEH(DP).
15/22
Maximum rating
4
M36L0R7060U1, M36L0R7060L1, M36L0R7050U1, M36L0R7050L1
Maximum rating
Stressing the device above the rating listed in the Absolute Maximum Ratings table may
cause permanent damage to the device. These are stress ratings only and operation of the
device at these or any other conditions above those indicated in the Operating sections of
this specification is not implied. Exposure to Absolute Maximum Rating conditions for
extended periods may affect device reliability. Refer also to the STMicroelectronics SURE
Program and other relevant quality documents.
Table 3.
Absolute maximum ratings
Value
Symbol
Parameter
Max
Ambient Operating Temperature
–25
85
°C
TBIAS
Temperature Under Bias
–25
85
°C
TSTG
Storage Temperature
–55
125
°C
Input or Output Voltage
–0.2
2.45
V
–0.2
2.45
V
–0.2
10
V
Output Short Circuit Current
100
mA
Time for VPPF at VPPFH
100
hours
TA
VIO
VDDF, VDDQF Core and Input/Output Supply
VCCP
Voltages
VPPF
IO
tVPPFH
16/22
Unit
Min
Flash Program Voltage
M36L0R7060U1, M36L0R7060L1, M36L0R7050U1, M36L0R7050L1
5
DC and AC parameters
DC and AC parameters
This section summarizes the operating measurement conditions, and the DC and AC
characteristics of the device. The parameters in the DC and AC characteristics Tables that
follow, are derived from tests performed under the Measurement Conditions summarized in
Table 4: Operating and AC measurement conditions. Designers should check that the
operating conditions in their circuit match the operating conditions when relying on the
quoted parameters.
Table 4.
Operating and AC measurement conditions
Flash memory
PSRAM
Parameter
Unit
Min
Max
Min
Max
VDDF Supply Voltage
1.7
1.95
–
–
V
VCCP Supply Voltage
–
–
1.7
1.95
V
VDDQF Supply Voltage
1.7
1.95
–
–
V
VPPF Supply Voltage (Factory
environment)
8.5
9.5
–
–
V
VPPF Supply Voltage (Application
environment)
–0.4
VDDQF
+0.4
–
–
V
Ambient Operating Temperature
–25
85
–25
85
°C
Load Capacitance (CL)
Output Circuit Resistors (R1, R2)
30
30
pF
16.7
16.7
kΩ
Input Rise and Fall Times
5
Input Pulse Voltages
Input and Output Timing Ref. Voltages
Figure 4.
2
ns
0 to VDDQF
0 to VCCP/2
V
VDDQF/2
VCCP/2
V
AC measurement I/O waveform
VDDQF
VDDQF/2
0V
AI06161b
17/22
DC and AC parameters
Figure 5.
M36L0R7060U1, M36L0R7060L1, M36L0R7050U1, M36L0R7050L1
AC measurement load circuit
VDDQF
VDDF
VDDQF
R1
DEVICE
UNDER
TEST
CL
0.1µF
R2
0.1µF
CL includes JIG capacitance
AI08364c
Table 5.
Symbol
CIN
COUT
Device capacitance
Parameter
Input Capacitance
Output Capacitance
Max(1)
Unit
VIN = 0V
14
pF
VOUT = 0V
18
pF
Test Condition
Min
1. Sampled only, not 100% tested.
Please refer to the M58LRxxxGUL and M69KM048AA or M69KM096AA datasheets for
further DC and AC characteristics values and illustrations.
18/22
M36L0R7060U1, M36L0R7060L1, M36L0R7050U1, M36L0R7050L1
6
Package mechanical
Package mechanical
Figure 6.
TFBGA88 8 × 10mm, 8 × 10 ball array - 0.8mm pitch, bottom view package
outline
D
D1
e
SE
E
E2
E1
b
BALL "A1"
ddd
FE
FE1
SD
FD
A2
A
A1
BGA-Z42
1. Drawing is not to scale.
Table 6.
Stacked TFBGA88 8 × 10mm - 8 × 10 active ball array, 0.8mm pitch,
package data
millimeters
inches
Symbol
Typ
Min
A
Max
Typ
Min
1.200
A1
Max
0.0472
0.200
0.0079
A2
0.850
0.0335
b
0.350
0.300
0.400
0.0138
0.0118
0.0157
D
8.000
7.900
8.100
0.3150
0.3110
0.3189
D1
5.600
0.2205
ddd
0.100
9.900
E
10.000
E1
7.200
0.2835
E2
8.800
0.3465
e
0.800
FD
1.200
0.0472
FE
1.400
0.0551
FE1
0.600
0.0236
SD
0.400
0.0157
SE
0.400
0.0157
–
10.100
0.0039
–
0.3937
0.0315
0.3898
0.3976
–
–
19/22
Part numbering
7
M36L0R7060U1, M36L0R7060L1, M36L0R7050U1, M36L0R7050L1
Part numbering
Table 7.
Part numbering scheme
Example:
M36 L 0 R 7 0 5 0 L 1 ZAM F
Device Type
M36 = Multi-Chip Package (Flash + RAM)
Flash 1 Architecture
L = Multi-Level, Multiple Bank, Burst Mode
Flash 2 Architecture
0 = No Die
Operating Voltage
R = VDDF = VDDP = VDDQF = 1.7V to 1.95V
Flash 1 Density
7 = 128 Mbit
Flash 2 Density
0 = No Die
RAM 1 Density
5 = 32 Mbit
6 = 64 Mbit
RAM 2 Density
0 = No Die
Parameter Block Location
U = Top Boot Block Flash
L = Bottom Boot Block Flash
Product Version
1 = 0.13µm Flash technology and multilevel design, 85ns speeds;
RAM, 70ns speed Mux I/O
Package
ZAM = Stacked TFBGA88 8x10mm - 8x10 active ball array, 0.8mm pitch
Packing Option
E = ECOPACK® Package, Standard Packing
F = ECOPACK® Package, Tape & Reel Packing
Note:
20/22
Devices are shipped from the factory with the memory content bits, in valid blocks, erased to
’1’. For further information on any aspect of this device, please contact your nearest ST
Sales Office.
M36L0R7060U1, M36L0R7060L1, M36L0R7050U1, M36L0R7050L1
8
Revision history
Revision history
Table 8.
Document revision history
Date
Revision
08-Jun-2006
1
Changes
Initial release.
21/22
M36L0R7060U1, M36L0R7060L1, M36L0R7050U1, M36L0R7050L1
Please Read Carefully:
Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries (“ST”) reserve the
right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any
time, without notice.
All ST products are sold pursuant to ST’s terms and conditions of sale.
Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no
liability whatsoever relating to the choice, selection or use of the ST products and services described herein.
No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this
document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products
or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such
third party products or services or any intellectual property contained therein.
UNLESS OTHERWISE SET FORTH IN ST’S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED
WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED
WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS
OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.
UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZE REPRESENTATIVE OF ST, ST PRODUCTS ARE NOT DESIGNED,
AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS,
NOR IN PRODUCTS OR SYSTEMS, WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR
SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE.
Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void
any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any
liability of ST.
ST and the ST logo are trademarks or registered trademarks of ST in various countries.
Information in this document supersedes and replaces all information previously supplied.
The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.
© 2006 STMicroelectronics - All rights reserved
STMicroelectronics group of companies
Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America
www.st.com
22/22