SMD Type Product specification FDN338P General Description Features -1.6 A, -20 V, RDS(ON) = 0.13 Ω @ VGS = -4.5 V RDS(ON) = 0.18 Ω @ VGS = -2.5 V. TM SuperSOT -3 P-Channel logic level enhancement mode power field effect transistors are produced using Fairchild's proprietary, high cell density, DMOS technology. This very high density process is especially tailored to minimize on-state resistance. These devices are particularly suited for low voltage applications in notebook computers, portable phones, PCMCIA cards, and other battery powered circuits where fast switching, and low in-line power loss are needed in a very small outline surface mount package. SuperSOTTM-3 SuperSOTTM-8 SuperSOTTM-6 Industry standard outline SOT-23 surface mount package using proprietary SuperSOTTM-3 design for superior thermal and electrical capabilities. High density cell design for extremely low RDS(ON). Exceptional on-resistance and maximum DC current capability. SO-8 SOIC-16 SOT-223 D D 8 33 S Absolute Maximum Ratings Symbol G G TM SuperSOT -3 S TA = 25oC unless other wise noted Parameter FDN338P Units VDSS Drain-Source Voltage -20 V VGSS Gate-Source Voltage - Continuous ±8 V ID Drain/Output Current - Continuous -1.6 A PD Maximum Power Dissipation - Pulsed -5 (Note 1a) (Note 1b) TJ,TSTG Operating and Storage Temperature Range 0.5 W 0.46 -55 to 150 °C THERMAL CHARACTERISTICS RθJA Thermal Resistance, Junction-to-Ambient (Note 1a) 250 °C/W RθJC Thermal Resistance, Junction-to-Case (Note 1) 75 °C/W http://www.twtysemi.com [email protected] 4008-318-123 1 of 2 SMD Type Product specification FDN338P Electrical Characteristics (TA = 25 OC unless otherwise noted ) Symbol Parameter Conditions Min Typ Max Units OFF CHARACTERISTICS BVDSS Drain-Source Breakdown Voltage VGS = 0 V, ID = -250 µA -20 ∆BVDSS/∆TJ Breakdown Voltage Temp. Coefficient ID = -250 µA, Referenced to 25 C IDSS Zero Gate Voltage Drain Current VDS = -16 V, VGS = 0 V o V mV/ oC -28 TJ = 55°C -1 µA -10 µA IGSSF Gate - Body Leakage, Forward VGS = 8 V,VDS = 0 V 100 nA IGSSR Gate - Body Leakage, Reverse VGS = -8 V, VDS = 0 V -100 nA -1 V ON CHARACTERISTICS VGS(th) (Note) Gate Threshold Voltage VDS = VGS, ID = -250 µA -0.4 ∆VGS(th)/∆TJ Gate Threshold Voltage Temp. Coefficient ID = -250 µA, Referenced to 25 C RDS(ON) Static Drain-Source On-Resistance VGS = -4.5 V, ID = -1.6 A o VGS = -2.5 V, ID = -1.3 A On-State Drain Current VGS = -4.5 V, VDS = -5 V gFS Forward Transconductance VDS = -5 V, ID = -1.6 A mV/ oC 2 TJ =125°C ID(ON) -0.6 0.115 0.13 0.16 0.22 0.155 0.18 -2.5 Ω A 3 S 405 pF 170 pF 45 pF DYNAMIC CHARACTERISTICS Ciss Input Capacitance Coss Output Capacitance Crss Reverse Transfer Capacitance SWITCHING CHARACTERISTICS tD(on) Turn - On Delay Time tr Turn - On Rise Time tD(off) Turn - Off Delay Time tf Turn - Off Fall Time Qg Total Gate Charge Qgs Gate-Source Charge Qgd Gate-Drain Charge VDS = -10 V, VGS = 0 V, f = 1.0 MHz (Note) VDD = -5 V, ID = -1 A, VGS = -4.5 V, RGEN = 6 Ω VDS = -5 V, ID = -1.6 A, VGS = -4.5 V 6.5 13 ns 20 35 ns 31 50 ns 21 35 ns 6 8.5 nC 0.8 nC 1.3 nC DRAIN-SOURCE DIODE CHARACTERISTICS AND MAXIMUM RATINGS IS Maximum Continuous Drain-Source Diode Forward Current VSD Drain-Source Diode Forward Voltage VGS = 0 V, IS = -0.42 A -0.7 (Note) -0.42 A -1.2 V Note: 1. RθJA is the sum of the junction-to-case and case-to-ambient thermal resistance where the case thermal reference is defined as the solder mounting surface of the drain pins. RθJC is guaranteed by design while RθCA is determined by the user's board design. Typical RθJA using the board layouts shown below on FR-4 PCB in a still air environment : a. 250oC/W when mounted on 0.02 in2 pad of 2oz Cu. a b. 270oC/W when mounted on a 0.001 in2 pad of 2oz Cu. Scale 1 : 1 on letter size paper 2. Pulse Test: Pulse Width < 300µs, Duty Cycle < 2.0%. http://www.twtysemi.com [email protected] 4008-318-123 2 of 2