Preliminary Datasheet HIGH PERFORMANCE POWER FACTOR CORRECTOR General Description Features The AP1661A is an active power factor control IC which is designed mainly for use as pre-converter in electronic ballast, AC-DC adapters and off-line SMPS applications. · · · · The AP1661A includes an internal start-up timer for stand-alone applications, a one-quadrant multiplier to realize near unity power factor and a zero current detector to ensure DCM boundary conduction operation. The totem pole output stage is capable of driving power MOSFET with 600mA source current and 800mA sink current. · · · · · Designed with advanced BiCMOS process, the AP1661A features low start-up current, low operation current and low power dissipation. The AP1661A also has rich protection features including over-voltage protection, input under-voltage lockout with hysteresis and multiplier output clamp to limit maximum peak current. · · AP1661A Comply with IEC61000-3-2 Standard Proprietary Design for Minimum THD Zero Current Detection Control for DCM Boundary Conduction Mode Adjustable Output Voltage with Precise OverVoltage Protection Ultra-low Startup Current: 30µA Typical Low Quiescent Current: 2.5mA Typical Precision Internal Reference Voltage: 1% Internal Startup Timer Disable Function for Reduced Current Consumption Totem Pole Output with 600mA Source Current and 800mA Sink Current Capability Under-voltage Lockout with 2.5V of Hysteresis Applications · · · The AP1661A meets IEC61000-3-2 standard even at one-quadrant load and its THD is lower than 10% at high-end line voltage and full load. AC-DC Adapter Off-line SMPS Electronic Ballast This IC is available in SOIC-8 and DIP-8 packages. SOIC-8 DIP-8 Figure 1. Package Types of AP1661A Jul. 2009 Rev. 1. 0 BCD Semiconductor Manufacturing Limited 1 Preliminary Datasheet HIGH PERFORMANCE POWER FACTOR CORRECTOR AP1661A Pin Configuration M Package (SOIC-8) P Package (DIP-8) INV 1 8 VCC COMP 2 7 GD GND MULT 3 6 GND ZCD CS 4 5 ZCD INV 1 8 VCC COMP 2 7 GD MULT 3 6 CS 4 5 Figure 2. Pin Configuration of AP1661A (Top View) Pin Description Pin Number Pin Name 1 INV Function 2 COMP Output of the error amplifier 3 MULT Input of the multiplier 4 CS Inverting input of the error amplifier Input of the current control loop comparator 5 ZCD Zero current detection input. If it is connected to GND, the device is disabled 6 GND Ground. Current return for gate driver and control circuits of the IC 7 GD 8 VCC Gate driver output Supply voltage of gate driver and control circuits of the IC Jul. 2009 Rev. 1. 0 BCD Semiconductor Manufacturing Limited 2 Preliminary Datasheet HIGH PERFORMANCE POWER FACTOR CORRECTOR AP1661A Functional Block Diagram COMP INV MULT 2 1 3 VCC 4 Multiplier 2.5V Voltage Regulation CS Over Voltage Detection VCC 8 R Q S Internal R1 Supply 7V 7 UVLO R2 Driver GD Vref Zero Current Detector 2.1V 1.6V Starter Disable 6 5 GND ZCD Figure 3. Functional Block Diagram of AP1661A Ordering Information AP1661A G1: Green Circuit Type Package M: SOIC-8 P: DIP-8 Package Temperature Range SOIC-8 -40 to 85oC DIP-8 -40 to 85oC TR: Tape and Reel Blank: Tube Part Number Marking ID Packing Type AP1661AM-G1 1661AM-G1 Tube AP1661AMTR-G1 1661AM-G1 Tape & Reel AP1661AP-G1 AP1661AP-G1 Tube BCD Semiconductor's Pb-free products, as designated with "G1" suffix in the part number, are RoHS compliant and green. Jul. 2009 Rev. 1. 0 BCD Semiconductor Manufacturing Limited 3 Preliminary Datasheet HIGH PERFORMANCE POWER FACTOR CORRECTOR AP1661A Absolute Maximum Ratings (Note 1) Parameter Symbol Value Unit Power Supply Voltage VCC 20 V Operating Supply Current ICC 30 mA Driver Output Current IOUT ±800 mA -0.3 to 7 V -0.3 to 7 V Input/Output of Error Amplifier, Input of Multiplier Current Sense Input VINV, VCOMP, VMULT VCS Zero Current Detector Input IZCD Thermal Resistance Junction-Ambient RθJA Power Dissipation and Thermal Characteristics @ TA=50oC PTOT Operating Junction Temperature Storage Temperature Range Lead Temperature (Soldering, 10 Seconds) Source -50 Sink 10 DIP-8 100 SOIC-8 150 DIP-8 1 SOIC-8 0.65 mA oC/W W TJ -40 to150 oC TSTG -65 to 150 oC TLEAD 260 o C ESD (Human Body Model) 3000 V ESD (Machine Model) 300 V Note 1: Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "Recommended Operating Conditions" is not implied. Exposure to "Absolute Maximum Ratings" for extended periods may affect device reliability. Jul. 2009 Rev. 1. 0 BCD Semiconductor Manufacturing Limited 4 Preliminary Datasheet HIGH PERFORMANCE POWER FACTOR CORRECTOR AP1661A Electrical Characteristics VCC=14.5V, TA=-25oC to 125oC, unless otherwise specified. Parameter Symbol Test Conditions Min Typ Max Unit 11.7 12.5 13.3 V 9.5 10 10.5 V 2.2 2.5 2.8 V 20 V 60 µA Under Voltage Lockout Section Turn-on Threshold VCC-ON VCC rising Turn-off Threshold VCC-OFF VCC falling Hysterisis VCC-HYS VCC Operating Range VCC After turn-on 10.5 Total Supply Section Start-up Current Operating Supply Current ISTART-UP ICC Quiescent Current IQ Quiescent Current IQ VCC Zener Voltage VZ VCC=11.7V before turn-on 30 CL=1nF @frequency=70kHz 3.5 5 In OVP condition Vpin1=2.7V 1.4 2.1 2.5 3.75 mA Vpin5≤150mV, VCC>VCC-OFF mA 1.4 2.1 mA Vpin5≤150mV, VCC<VCC-OFF 20 50 90 µA ICC=20mA 20 22 24 V 2.465 2.5 2.535 Error Amplifier Section Voltage Feedback Input Threshold VINV Line Regulation TA=25oC 10.3V<VCC<20V VCC=10.3V to 20V Input Bias Current IINV VINV=0V Voltage Gain GV Open Loop Gain Bandwidth GB Output Voltage Output Current 2.44 60 V 2.56 2 5 mV -0.1 -1 µA 80 dB 1 MHz Upper Clamp Voltage VCOMP-H ISOURCE=0.5mA 5.8 Lower Clamp Voltage VCOMP-L ISINK=0.5mA 2.25 Source Current ICOMP-H VCOMP=4V, VINV=2.4V -2 -4 Sink Current ICOMP-L VCOMP=4V, VINV=2.6V 2.5 4.5 VINV-TH 400 500 VMULT 0 to 3 0 to 3.5 V Enable Threshold -8 600 mA mV Multiplier Section Linear Input Voltage Range Output Maximum Slope Gain ∆VCS/ ∆VMULT k VMULT: 0 to 0.5V, VCOMP=Upper Clamp Voltage VMULT=1V, VCOMP=4V Jul. 2009 Rev. 1. 0 V 1.7 0.45 0.6 0.75 1/V BCD Semiconductor Manufacturing Limited 5 Preliminary Datasheet HIGH PERFORMANCE POWER FACTOR CORRECTOR AP1661A Electrical Characteristics (Continued) VCC=14.5V, TA=-25oC to 125oC, unless otherwise specified. Parameter Symbol Test Conditions Min Typ Max Unit -0.05 -1.0 µA Current Sense Section Input Bias Current ICS Current Sense Offset Voltage VCS-OFFSET Current Sense Reference Clamp VCS-CLAMP Delay to Output VCS =0V VMULT=0V 30 VMULT=2.5V 5 VCOMP=Upper Clamp Voltage, VMULT=2.5V 1.5 td(H-L) 1.6 mV 1.7 V 175 ns 2.1 V Zero Current Detection Section Input Threshold Voltage, VZCD Rising Edge Hysteresis Voltage Upper Clamp Voltage VZCD-R (Note 2) VZCD-RTH (Note 2) 0.3 0.5 0.7 IZCD=20µA 4.5 5.1 5.9 IZCD=3mA 4.7 5.2 6.1 IZCD=-3mA 0.3 0.65 VZCD-H V V Lower Clamp Voltage VZCD-L 1 V Source Current Capability IZCD-SR -3 -10 mA Sink Current Capability IZCD-SN 3 10 mA 250 mV Sink Bias Current IZCD-B Disable Threshold VZCD-DIS Disable Hysterisis VZCD-HYS Restart Current After Disable IZCD-RES 1V≤VZCD≤4.5 V µA 2 150 200 100 VZCD<VDIS; VCC>VCC-OFF -100 -200 mV -300 µA Drive Output Section Dropout Voltage VOH VOL IGD-SOURCE=200mA, VCC=12V 2.5 3 IGD-SOURCE=20mA, VCC=12V 2 2.6 IGD-SINK=200mA, VCC=12V 0.9 1.9 V V Output Voltage Rise Time tR CL=1nF 40 100 ns Output Voltage Fall Time tF CL=1nF 40 100 ns 13 15 V 1.1 V Output Clamp Voltage UVLO Saturation VO-CLAMP VOS IGD-SOURCE=5mA, VCC=20V 10 VCC=0 to VCC-ON, ISINK=10mA Output Over Voltage Section OVP Triggering Current Static OVP Threshold IOVP 35 40 45 µA VOVP_TH 2.1 2.25 2.4 V tSTART 70 150 400 µs Restart Timer Restart Timer Note 2: Limits over the full temperature are guaranteed by design, but not tested in production. Jul. 2009 Rev. 1. 0 BCD Semiconductor Manufacturing Limited 6 Preliminary Datasheet HIGH PERFORMANCE POWER FACTOR CORRECTOR AP1661A 40 2.55 38 2.54 Feedback Input Threshold (V) OVP Current Threshold (µA) Typical Performance Characteristics 36 34 32 30 28 26 24 2.52 2.51 2.50 2.49 2.48 2.47 2.46 22 20 -40 2.53 2.45 -20 0 20 40 60 80 100 120 -40 140 -20 0 20 60 80 100 120 140 Temperature ( C) Figure 4. OVP Current Threshold vs. Temperature Figure 5. Feedback Input Threshold vs. Temperature 13.0 42 40 VCC ON 12.5 UVLO Threshold (V) 38 Startup Current (µA) 40 o o Temperature ( C) 36 34 32 30 12.0 11.5 11.0 VCC OFF 10.5 28 26 10.0 24 9.5 -40 22 -40 -20 0 20 40 60 80 100 120 140 Figure 6. Startup Current vs. Temperature -20 0 20 40 60 80 100 120 140 o o Temperature ( C) Temperature ( C) Figure 7. Under Voltage Lockout Threshold vs. Temperature Jul. 2009 Rev. 1. 0 BCD Semiconductor Manufacturing Limited 7 Preliminary Datasheet HIGH PERFORMANCE POWER FACTOR CORRECTOR AP1661A Typical Performance Characteristics (Continued) -0.5 4.5 Output Saturation Voltage (V) Output Saturation Voltage (V) 4.0 3.5 3.0 2.5 2.0 1.5 1.0 -1.0 -1.5 -2.0 -2.5 -3.0 0.5 -3.5 0.0 0 100 200 300 400 0 500 5 3 VCS (V) Supply Current (mA) 4 2 1 0 10 15 300 400 500 Figure 9. Output Saturation Voltage vs. Source Current Figure 8. Output Saturation Voltage vs. Sink Current 5 200 Source Current (mA) Sink Current (mA) 0 100 20 25 1.7 1.6 1.5 1.4 1.3 1.2 1.1 1.0 0.9 0.8 0.7 0.6 0.5 0.4 0.3 0.2 0.1 0.0 0.0 0.2 0.4 0.6 0.8 1.0 1.2 1.4 1.6 1.8 2.0 2.2 2.4 2.6 2.8 3.0 3.2 VCOMP=2.6V VCOMP=2.8V VCOMP=3.0V VCOMP=3.2V VCOMP=3.5V VCOMP=4V VCOMP=4.5V VCOMP=5V VCOMP=MAX VMULT (V) Supply Voltage (V) Figure 11. Multiplier Characteristics Family Figure 10. Supply Current vs. Supply Voltage Jul. 2009 Rev. 1. 0 BCD Semiconductor Manufacturing Limited 8 Preliminary Datasheet HIGH PERFORMANCE POWER FACTOR CORRECTOR AP1661A Mechanical Dimensions DIP-8 Unit: mm(inch) 0.700(0.028) 7.620(0.300)TYP 1.524(0.060) TYP 6° 5° 6° 3.200(0.126) 3.600(0.142) 3.710(0.146) 4.310(0.170) 4° 4° 0.510(0.020)MIN 3.000(0.118) 3.600(0.142) 0.204(0.008) 0.360(0.014) 8.200(0.323) 9.400(0.370) 0.254(0.010)TYP 2.540(0.100) TYP 0.360(0.014) 0.560(0.022) 0.130(0.005)MIN 6.200(0.244) 6.600(0.260) R0.750(0.030) Φ3.000(0.118) Depth 0.100(0.004) 0.200(0.008) 9.000(0.354) 9.400(0.370) Note: Eject hole, oriented hole and mold mark is optional. Jul. 2009 Rev. 1. 0 BCD Semiconductor Manufacturing Limited 9 Preliminary Datasheet HIGH PERFORMANCE POWER FACTOR CORRECTOR AP1661A Mechanical Dimensions (Continued) SOIC-8 4.700(0.185) 5.100(0.201) 7° Unit: mm(inch) 0.320(0.013) 1.350(0.053) 1.750(0.069) 8° 8° 7° 0.675(0.027) 0.725(0.029) D 5.800(0.228) 1.270(0.050) 6.200(0.244) TYP D 20:1 0.800(0.031) 0.300(0.012) R0.150(0.006) 0.100(0.004) 0.200(0.008) 0° 8° 1.000(0.039) 3.800(0.150) 4.000(0.157) 0.330(0.013) 0.190(0.007) 0.250(0.010) 1° 5° 0.510(0.020) 0.900(0.035) R0.150(0.006) 0.450(0.017) 0.800(0.031) Note: Eject hole, oriented hole and mold mark is optional. Jul. 2009 Rev. 1. 0 BCD Semiconductor Manufacturing Limited 10 BCD Semiconductor Manufacturing Limited http://www.bcdsemi.com IMPORTANT NOTICE IMPORTANT NOTICE BCD Semiconductor BCD Semiconductor Manufacturing Manufacturing Limited Limited reserves reserves the the right right to to make make changes changes without without further further notice notice to to any any products products or or specifispecifications herein. cations herein. BCD BCD Semiconductor Semiconductor Manufacturing Manufacturing Limited Limited does does not not assume assume any any responsibility responsibility for for use use of of any any its its products products for for any any particular purpose, particular purpose, nor nor does does BCD BCD Semiconductor Semiconductor Manufacturing Manufacturing Limited Limited assume assume any any liability liability arising arising out out of of the the application application or or use use of any of any its its products products or or circuits. circuits. BCD BCD Semiconductor Semiconductor Manufacturing Manufacturing Limited Limited does does not not convey convey any any license license under under its its patent patent rights rights or or other rights other rights nor nor the the rights rights of of others. others. MAIN SITE SITE MAIN - Headquarters BCD Semiconductor Manufacturing Limited BCD Semiconductor Manufacturing Limited - Wafer Fab No. 1600, Zi Xing Road, Shanghai ZiZhu Science-basedLimited Industrial Park, 200241, China Shanghai SIM-BCD Semiconductor Manufacturing Tel: Fax: +86-21-24162277 800,+86-21-24162266, Yi Shan Road, Shanghai 200233, China Tel: +86-21-6485 1491, Fax: +86-21-5450 0008 REGIONAL SALES OFFICE Shenzhen OfficeSALES OFFICE REGIONAL - Wafer FabSemiconductor Manufacturing Limited BCD Shanghai SIM-BCD Semiconductor Manufacturing Co., Ltd. - IC Design Group 800 Yi Shan Road, Shanghai 200233, China Corporation Advanced Analog Circuits (Shanghai) Tel: +86-21-6485 1491,YiFax: 0008200233, China 8F, Zone B, 900, Shan+86-21-5450 Road, Shanghai Tel: +86-21-6495 9539, Fax: +86-21-6485 9673 Taiwan Office Shanghai Semiconductor Manufacturing Co., Ltd., Shenzhen Office BCD Taiwan Semiconductor Shenzhen SIM-BCD Office Office (Taiwan) Company Limited Unit A Room 1203, Skyworth Bldg., Gaoxin Ave.1.S., Nanshan Shenzhen, 4F, 298-1, Guang Road,(Taiwan) Nei-Hu District, Taipei, Shanghai SIM-BCD Semiconductor Manufacturing Co., Ltd.District, Shenzhen Office BCDRui Semiconductor Company Limited China Taiwan Advanced Analog Circuits (Shanghai) Corporation Shenzhen Office 4F, 298-1, Rui Guang Road, Nei-Hu District, Taipei, Tel: +86-755-8826 Tel: +886-2-2656 2808 Room E, 5F, Noble 7951 Center, No.1006, 3rd Fuzhong Road, Futian District, Shenzhen 518026, China Taiwan Fax: +86-755-88267951 7865 Fax: +886-2-2656 28062808 Tel: +86-755-8826 Tel: +886-2-2656 Fax: +86-755-8826 7865 Fax: +886-2-2656 2806 USA Office BCD Office Semiconductor Corp. USA 30920Semiconductor Huntwood Ave.Corporation Hayward, BCD CA 94544, USA Ave. Hayward, 30920 Huntwood Tel :94544, +1-510-324-2988 CA U.S.A Fax:: +1-510-324-2988 +1-510-324-2788 Tel Fax: +1-510-324-2788 Application Note 1040 Design of Power Factor Correction Circuit Using AP1661A Prepared by Zhao Xiang Yuan System Engineering Dept. 1. Introduction The AP1661A meets IEC61000-3-2 standard even at one-quadrant load and THD lower than 10% at high-end line voltage and full load. The AP1661A is a current-mode PFC controller operating in DCM boundary mode and pin-to-pin compatible with the predecessor AP1661 but with improved performance. 2. Product Features • Designed with advanced Bi-CMOS process, the AP1661A features low start-up current and low operating current for extremely low power consumption to comply with the power saving requirements. • • • • • • The AP1661A features a special highly linear multiplier to realize near unity power factor and extremely low THD, even with wide range mains. • • • • The AP1661A also has rich protection features such as over voltage protection, brown-out protection and open loop protection. COMP INV 2 1 VCC 8 MULT 4 Multiplier Over Voltage Detection VCC Internal Supply 7V R1 CS 3 2.5V Voltage Regulation Zero Current Detection Control for DCM Boundary Conduction Mode Proprietary Design for Minimum THD Ultra-low Start-up Current (30µA) Low Quiescent Current (2.5mA) Adjustable Output Voltage with Precise OVP Internal Start-up Timer Disable Function for Reduced Current Consumption Totem Pole Output with 600mA Source Current and 800mA Sink Current Under-voltage Lockout with 2.5V Hysteresis 1% Precise Internal Reference Voltage Compact Size with DIP-8 and SOIC-8 Packages R Q S UVLO R2 7 Driver GD Vref Zero Current Detector 2.1V 1.6V Starter Disable 6 5 GND ZCD Figure 1. Functional Block Diagram of AP1661A Sep. 2009 Rev. 1. 0 BCD Semiconductor Manufacturing Limited 1 Application Note 1040 3. Pin Descriptions VIN INV (Pin 1): This pin is the inverting input of the error amplifier. It is connected to an external resistor divider which senses the output voltage. Voltage Regulation VCC 8 COMP (Pin 2): This pin is the error amplifier output. It is made available for voltage loop compensation by resistor and capacitor combination between pin 1 and this pin. 22V MULT (Pin 3): Input of the multiplier. This pin senses the AC sinusoidal voltage and is multiplied with comp voltage. Figure 2. Supply Block VREF Error Amplifier and OVP Block The error amplifier regulates the PFC output voltage. The internal reference on the non-inverting input of the error amplifier is 2.5V. The error amplifier’s inverting input (INV) is connected to an external resistor divider which senses the output voltage. The output of error amplifier is one of the two inputs of multiplier. A compensation loop is connected outside between INV and the error amplifier output. Normally, the compensation loop bandwidth is set very low to realize good power factor for PFC converter. CS (Pin 4): Input of the current control comparator. This pin senses the power switch current and compares with the output of the multiplier. When the CS pin voltage is higher than the output of the multiplier, the external MOSFET will be turned off. ZCD (Pin 5): Zero current detection input. When the ZCD pin voltage decreases below 1.6V, the external MOSFET will be turned on. If it is connected to GND, the device is disabled. To ensure fast over voltage protection, the internal OVP function is added. If the output over voltage occurs, excess current will flow into the output pin of the error amplifier through the feedback compensation capacitor. The AP1661A monitors the current flowing into the error amplifier output pin. When the detected current is higher than 40µA, the dynamic OVP is trigged. The IC will be disabled and the drive signal is stopped. If the output over voltage lasts so long that the output of error amplifier goes below 2.25V, static OVP will take place. Also the IC will be disabled until the output of error amplifier returns to its linear region. GND (Pin 6): Ground. Current return for gate driver and control circuit of the IC. GD (Pin 7): Gate driver output. A series resistor between this pin and the gate of power switch can reduce high frequency noise. VCC (Pin 8): Supply voltage of gate driver and control circuits of the IC. 4. Functional Block Description Supply Block As shown in Figure 2, pin 8 is the VCC of AP1661A. There is a zener diode with typical 22V clamp voltage (30mA rated) to protect the device. A voltage regulator generates a 7.5V voltage to function as the IC’s internal supply except for the output stage which is supplied directly from VCC. In addition, a precise internal reference (2.5V±1%@25°C) is used to get a good regulation. R1 and R2 (see Figure 3) will be selected as below: R1 Vo = −1 R 2 2.5V R1 = ∆VOVP 40µA Pin 2 (COMP) is the output of the error amplifier. A slow bandwidth compensation network is placed between this pin and INV (pin 1) to avoid output voltage ripple influence to the system. An undervoltage lockout (UVLO) comparator is used to ensure a reliable operation Sep. 2009 UVLO In the simplest case, this compensation is just a capacitor, which provides a low frequency pole as well as a high DC gain. Rev. 1. 0 BCD Semiconductor Manufacturing Limited 2 Application Note 1040 make the turn-on of the MOSFET occur exactly at the valley of the drain voltage oscillation. When the boost inductor current reaches zero, the inductor will oscillate with the MOSFET drain capacitance (see Figure 5). This will minimize the power loss when turned on. An internal starter generates a pulse to turn on the external MOSFET at start-up since no signal is coming from ZCD. The repetition rate of the starter is greater than 70ms (@14kHz). The ZCD pin can also be used to disable the IC. If the voltage of this pin falls below 0.25V, the IC will be shut down. Thus, the power consumption of the IC is reduced. Figure 3. Error Amplifier and OVP Block Zero Current Detection Block The AP1661A is a DCM boundary conduction current mode PFC controller. Usually, the zero current detection (ZCD) voltage signal comes from the auxiliary winding of the boost inductor. When the voltage of this pin decreases below 1.6V, the driver signal becomes high to turn on the external MOSFET. R Q S Driver Zero Current Detector 2.1V 1.6V Starter 200µA 0.2V 5 ZCD Disable Figure 5. Optimum MOSFET Turn-on Vin Multiplier Block (Figure 6) The multiplier has two inputs. One (Pin 3) is the divided AC sinusoidal voltage which makes the current sense comparator threshold voltage vary from zero to peak value. The other input is the output of error amplifier (Pin 2). In this way, the input average current wave will be sinusoidal as well as reflects the load status. Accordingly, a high power factor and good THD are achieved. The multiplier transfer character is designed to be linear over a wide dynamic range, namely, 0V to 3V for pin 3 and 2.0 V to 5.8V for pin 2. The relationship between the multiplier output and inputs is described as the following equation: L Figure 4. Zero Current Detection Block The boost inductor winding turn ration, m, should be selected to ensure ZCD pin voltage higher than 2.1V during MOSFET turned-off. Then m≤ Vo − 2 ⋅ Vinrms(max) 2. 1 A resistor is placed between the auxiliary winding and ZCD pin to limit the current sink into the IC. The limiting resistor’s actual value can be fine-tuned to Sep. 2009 VCS = k × (VCOMP - 2.5) × VMULT Rev. 1. 0 BCD Semiconductor Manufacturing Limited 3 Application Note 1040 The AP1661A is equipped with a special circuit that reduces the AC input current conduction dead-angle near the zero-crossings of the line voltage (crossover distortion). In this way, the THD of the current is considerably reduced. where VCS (Multiplier output) is the reference for the current sense, k is the multiplier gain, VCOMP is the voltage on pin 2 (error amplifier output) and VMULT is the voltage on pin 3. Current Comparator and PWM Latch The PFC switch’s turn-on current is sensed through an external resistor in series with the switch. When the sensed voltage exceeds the threshold voltage (the multiplier output voltage), the current sense comparator’s output will become low and the external MOSFET will be turned off. This ensures a cycle-by-cycle current mode control operation. R3 Q R4 Rs MULT COMP 2 Error Amplifier 3 CS 4 Multiplier 1.6V Current sense comparator The sense resistor value is calculated as: R Q S RS ≤ Figure 6. Multiplier Block When the power MOSFET is turned on, a narrow spike on the leading edge of the current waveform can usually be observed. There is an internal R/C filter in AP1661A to attenuate this noise and prevent the false triggering caused by the turn-on spike. In low power applications, the external R/C filter connected to the CS pin is not needed. VMULTpk, the peak value for VMULT occuring at maximum mains voltage, should be 3V or below. The MULT pin resister divider (see figure 6) will be as below: VCS (V) VMULTpk Driver The AP1661A totem pole output stage is capable of driving a power MOSFET or IGBT with 600mA source current and 800mA sink current. 2 ⋅ Vinrms(max) 1.7 1.6 1.5 1.4 1.3 1.2 1.1 1.0 0.9 0.8 0.7 0.6 0.5 0.4 0.3 0.2 0.1 0.0 0.0 0.2 0.4 0.6 0.8 1.0 1.2 1.4 1.6 1.8 2.0 2.2 2.4 2.6 2.8 3.0 3.2 VCOMP=2.6V VCOMP=2.8V GND Pin 6 is the Ground of the IC. This pin acts as the current return both for the internal circuitry signal and for the gate drive current. These two paths should be laid out separately in the printed circuit board. VCOMP=3.0V VCOMP=3.2V VCOMP=3.5V VCOMP=4V VCOMP=4.5V VCOMP=5V VCOMP=MAX 5. Comparison Between AP1661A and AP1661 VMULT (V) The AP1661A is pin-to-pin compatible with AP1661 and offers improved performance. Table 1 compares the two devices and lists the key parameters that have the most significant impact on the design. Figure 7. Multiplier Characteristics Family In practical application, the typical resistor divider of MULT pin can be set 1/170 to achieve a good THD performance. Sep. 2009 I Rspk where VCSpk is the maximum voltage of VCS, which can be set 1.6V for linear operation in the entire working range. Figure 7 shows the typical multiplier characteristics family. The linear operation of the multiplier is guaranteed in the range of 0 to 3V of VMULT and 0 to 1.6V of VCS. R4 = R3 + R 4 VCSpk Rev. 1. 0 BCD Semiconductor Manufacturing Limited 4 Application Note 1040 Table 1. Comparison Between AP1661A and AP1661 Parameter AP1661 AP1661A Turn on & Turn off Threshold (typ.) 12/9.5V 12.5/10V Start-up Current (typ.) 50µA 30µA Quiescent Current (typ.) 2.6mA 2.5mA 4mA 3.5mA Enable Threshold on Pin 1 INV (max.) 720mV 600mV Current Sense Reference Clamp (typ.) 1.7V 1.6V Operating Supply Current (typ.) @CL=1nF and f=70kHz 6. Typical Application of AP1661A The AP1661A has an increased 0.5V UVLO threshold to achieve more margin for the gate drive voltage. The low start-up current and operating current can reduce the power consumption to satisfy the power saving requirements. INV(pin 1) features brown-out and open-loop protection. To start the IC, the voltage on this pin must exceed 0.5V (typ.). When the input voltage is too low or the upper feedback resistor fails open, the device will be disabled. The INV can also be used as a remote control input for power management. A lower current sense clamp voltage allows lower peak current with the same sense resistor to get a reliable over current protection. The lower clamp voltage also allows a lower sense resistor for the same peak current, which can reduce the associated power dissipation to meet energy saving requirement. Here a wide range of demonstration board is designed and the evaluation results are presented. The target specification: AC voltage RMS voltage: Vin_rms = 85V to 265V DC output regulated voltage: VO = 400V Rated output power: PO = 90W Minimum switching frequency: fSW(min)=35kHz Expected efficiency: η>90% Output voltage ripple at full load: ∆VO≤±30V Maximum output overvoltage: ∆VOVP=50V Figure 8 shows the designed electrical schematic with the values of all parts. Figure 8. Design Electrical Schematic of AP1661A Sep. 2009 Rev. 1. 0 BCD Semiconductor Manufacturing Limited 5 Application Note 1040 Figure 9. Demo Board PCB and Component Layout (Top View, 125mm×56mm) Figure 10. Demo Board PCB and Component Layout (Bottom View, 125mm×56mm) Sep. 2009 Rev. 1. 0 BCD Semiconductor Manufacturing Limited 6 Application Note 1040 To evaluate the performance of the PFC demonstration board, the following parameters have been measured: PF (Power Factor), THD (Total Harmonic Distortion), ∆V(Peak-to-Peak Output Voltage Ripple), Vo (Output Voltage) and η (Efficiency). Table 2 and Table 3 give the test results of AP1661 and AP1661A at full load condition respectively. Compare AP1661A with AP1661, the converter can get a higher PF and better THD, especially at high end line voltage. The THD of AP1661A can even be reduced below 10% at full load. Table 2. AP1661-90W Evaluation Results Vin_rms (V) PIN (W) PO (W) η (%) VO (V) ∆VO (V) PF THD (%) 85 99.21 89.85 90.57 398.8 17 0.9997 1.88 110 95.672 89.84 93.90 398.8 17 0.9992 3.55 150 93.996 89.84 95.58 398.9 17 0.9978 5.05 230 93.058 89.84 96.54 398.9 17 0.9874 8.66 250 92.977 89.82 96.60 398.9 17 0.9822 10.2 265 92.933 89.81 96.64 398.9 17 0.9773 11.71 Table 3. AP1661A-90W Evaluation Results Vin_rms (V) PIN (W) PO (W) η (%) VO (V) ∆VO (V) PF THD (%) 85 98.43 89.2 90.62 396.2 17 0.9997 1.78 110 94.908 89.18 93.96 396.2 17 0.9992 3.41 150 93.262 89.18 95.62 396.2 17 0.9978 4.87 230 92.344 89.20 96.6 396.3 17 0.9898 5.26 250 92.25 89.19 96.68 396.3 17 0.9856 5.47 265 92.205 89.18 96.72 396.3 17 0.9818 5.98 Sep. 2009 Rev. 1. 0 BCD Semiconductor Manufacturing Limited 7