TPS2300 TPS2301 www.ti.com SLVS265H – FEBRUARY 2000 – REVISED JULY 2013 DUAL HOT-SWAP POWER CONTROLLERS WITH INDEPENDENT CIRCUIT BREAKER AND POWER-GOOD REPORTING Check for Samples: TPS2300, TPS2301 FEATURES 1 • • • • • • • • • • Dual-Channel High-Side MOSFET Drivers IN1: 3 V to 13 V; IN2: 3 V to 5.5 V Output dV/dt Control Limits Inrush Current Circuit-Breaker With Programmable Overcurrent Threshold and Transient Timer Power-Good Reporting With Transient Filter CMOS- and TTL-Compatible Enable Input Low, 5-μA Standby Supply Current (Max) Available in 20-Pin TSSOP Package 40°C to 85°C Ambient Temperature Range Electrostatic Discharge Protection PW PACKAGE (TOP VIEW) 1 2 3 4 5 6 7 8 9 10 GATE1 GATE2 DGND TIMER VREG VSENSE2 VSENSE1 AGND ISENSE2 ISENSE1 20 19 18 17 16 15 14 13 12 11 DISCH1 DISCH2 ENABLE PWRGD1 FAULT ISET1 ISET2 PWRGD2 IN2 IN1 NOTE: Terminal 18 is active high on TPS2301. typical application APPLICATIONS VO1 + V1 • • • Hot-Swap/Plug/Dock Power Management Hot-Plug PCI, Device Bay Electronic Circuit Breaker 3 V − 13 V IN1 ISET1 The TPS2300 and TPS2301 are dual-channel hotswap controllers that use external N-channel MOSFETs as high-side switches in power applications. Features of these devices, such as overcurrent protection (OCP), inrush current control, output-power status reporting, and the ability to discriminate between load transients and faults, are critical requirements for hot-swap applications. DISCH1 VSENSE1 AGND DESCRIPTION ISENSE1 GATE1 VREG TPS2300 PWRGD1 DGND FAULT TIMER PWRGD2 ENABLE IN2 ISET2 ISENSE2 GATE2 DISCH2 VSENSE2 VO2 + V2 3 V − 5.5 V The TPS2300/01 devices incorporate undervoltage lockout (UVLO) and power-good (PG) reporting to ensure the device is off at start-up and confirm the status of the output voltage rails during operation. Each internal charge pump, capable of driving multiple MOSFETs, provides enough gate-drive voltage to fully enhance the N-channel MOSFETs. The charge pumps control both the rise times and fall times (dv/dt) of the MOSFETs, reducing power transients during power up/down. The circuit-breaker functionality combines the ability to sense overcurrent conditions with a timer function; this allows designs such as DSPs, that may have high peak currents during power-state transitions, to disregard transients for a programmable period. 1 Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of the Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters. Copyright © 2000–2013, Texas Instruments Incorporated TPS2300 TPS2301 SLVS265H – FEBRUARY 2000 – REVISED JULY 2013 www.ti.com Table 1. AVAILABLE OPTIONS 40°C to 85°C (1) TSSOP PACKAGES (PW, PWR) (1) PIN COUNT ENABLE ENABLE Dual-channel with independent OCP and adjustable PG 20 TPS2300IPW TPS2301IPW Dual-channel with interdependent OCP and adjustable PG 20 TPS2310IPW TPS2311IPW Dual-channel with independent OCP 16 TPS2320IPW TPS2321IPW Single-channel with OCP and adjustable PG 14 TPS2330IPW TPS2331IPW TA HOT-SWAP CONTROLLER DESCRIPTION The packages are available left-end taped and reeled (indicated by the R suffix on the device type; e.g., TPS2301IPWR). FUNCTIONAL BLOCK DIAGRAM IN1 VREG ISET1 ISENSE1 GATE1 PREREG DISCH1 Clamp dv/dt Rate Protection 50 µA Circuit Breaker Charge Pump Pulldown FET Circuit Breaker UVLO and Power Up AGND VSENSE1 75 µA PWRGD1 Deglitcher DGND ENABLE FAULT Logic Deglitcher TIMER PWRGD2 Second Channel IN2 ISET2 ISENSE2 GATE2 DISCH2 VSENSE2 Table 2. Terminal Functions TERMINAL NAME NO. I/O DESCRIPTION AGND 8 I Analog ground, connects to DGND as close as possible DGND 3 I Digital ground DISCH1 20 O Discharge transistor 1 DISCH2 19 O Discharge transistor 2 ENABLE/ ENABLE 18 I Active low (TPS2300) or active high enable (TPS2301) FAULT 16 O Overcurrent fault, open-drain output GATE1 1 O Connects to gate of channel 1 high-side MOSFET GATE2 2 O Connects to gate of channel 2 high-side MOSFET IN1 11 I Input voltage for channel 1 IN2 12 I Input voltage for channel 2 ISENSE1 10 I Current-sense input channel 1 ISENSE2 9 I Current-sense input channel 2 ISET1 15 I Adjusts circuit-breaker threshold with resistor connected to IN1 2 Submit Documentation Feedback Copyright © 2000–2013, Texas Instruments Incorporated Product Folder Links: TPS2300 TPS2301 TPS2300 TPS2301 www.ti.com SLVS265H – FEBRUARY 2000 – REVISED JULY 2013 Table 2. Terminal Functions (continued) TERMINAL NAME NO. I/O DESCRIPTION ISET2 14 I Adjusts circuit-breaker threshold with resistor connected to IN2 PWRGD1 17 O Open-drain output, asserted low when VSENSE1 voltage is less than reference. PWRGD2 13 O Open-drain output, asserted low when VSENSE2 voltage is less than reference. TIMER 4 O Adjusts circuit-breaker deglitch time VREG 5 O Connects to bypass capacitor, for stable operation VSENSE1 7 I Power-good sense input channel 1 VSENSE2 6 I Power-good sense input channel 2 DETAILED DESCRIPTION DISCH1, DISCH2 – DISCH1 and DISCH2 should be connected to the sources of the external N-channel MOSFET transistors connected to GATE1 and GATE2, respectively. These pins discharge the loads when the MOSFET transistors are disabled. They also serve as reference-voltage connections for internal gate voltageclamp circuitry. ENABLE or ENABLE – ENABLE for TPS2300 is active-low. ENABLE for TPS2301 is active-high. When the controller is enabled, both GATE1 and GATE2 voltages powers up to turn on the external MOSFETs. When the ENABLE pin is pulled high for TPS2300 or the ENABLE pin is pulled low for TPS2301 for more than 50 µs, the gate of the MOSFET is discharged at a controlled rate by a current source, and a transistor is enabled to discharge the output bulk capacitance. In addition, the device turns on the internal regulator PREREG (see VREG) when enabled and shuts down PREREG when disabled so that total supply current is less than 5 μA. FAULT – FAULT is an open-drain overcurrent flag output. When an overcurrent condition in either channel is sustained long enough to charge TIMER to 0.5 V, the overcurrent channel latches off and pulls this pin low. The other channel runs normally if not in overcurrent. In order to turn the channel back on, either the enable pin has to be toggled or the input power has to be cycled. GATE1, GATE2 – GATE1 and GATE2 connect to the gates of external N-channel MOSFET transistors. When the device is enabled, internal charge-pump circuitry pulls these pins up by sourcing approximately 15 μA to each. The turnon slew rates depend upon the capacitance present at the GATE1 and GATE2 terminals. If desired, the turnon slew rates can be further reduced by connecting capacitors between these pins and ground. These capacitors also reduce inrush current and protect the device from false overcurrent triggering during power up. The charge-pump circuitry generates gate-to-source voltages of 9 V–12 V across the external MOSFET transistors. IN1, IN2 – IN1 and IN2 should be connected to the power sources driving the external N-channel MOSFET transistors connected to GATE1 and GATE2, respectively. The TPS2300/TPS2301 draws its operating current from IN1, and both channels remains disabled until the IN1 power supply has been established. The IN1 channel has been constructed to support 3-V, 5-V, or 12-V operation, while the IN2 channel has been constructed to support 3-V or 5-V operation ISENSE1, ISENSE2, ISET1, ISET2 – ISENSE1 and ISENSE2, in combination with ISET1 and ISET2, implement overcurrent sensing for GATE1 and GATE2. ISET1 and ISET2 set the magnitude of the current that generates an overcurrent fault, through external resistors connected to ISET1 and ISET2. An internal current source draws 50 μA from ISET1 and ISET2. With a sense resistor from IN1 to ISENSE1 or from IN2 to ISENSE2, which is also connected to the drains of external MOSFETs, the voltage on the sense resistor reflects the load current. An overcurrent condition is assumed to exist if ISENSE1 is pulled below ISET1 or if ISENSE2 is pulled below ISET2. To ensure proper circuit breaker operation, VI(ISENSE1) and VI(ISET1) should never exceed VI(IN1). Similarly, VI(ISENSE2) and VI(ISET2) should never exceed VI(IN2). Submit Documentation Feedback Copyright © 2000–2013, Texas Instruments Incorporated Product Folder Links: TPS2300 TPS2301 3 TPS2300 TPS2301 SLVS265H – FEBRUARY 2000 – REVISED JULY 2013 www.ti.com PWRGD1, PWRGD2 – PWRGD1 and PWRGD2 signal the presence of undervoltage conditions on VSENSE1 and VSENSE2, respectively. These pins are open-drain outputs and are pulled low during an undervoltage condition. To minimize erroneous PWRGDx responses from transients on the voltage rail, the voltage sense circuit incorporates a 20-μs deglitch filter. When VSENSEx is lower than the reference voltage (about 1.23 V), PWRGDx is active low to indicate an undervoltage condition on the power-rail voltage. PWRGDx may not correctly report power conditions when the device is disabled, because there is no gate drive power for the PWRGD output transistor in the disable mode, or, in other words, PWRGD is floating. Therefore, PWRGD is pulled up to its pullup power supply rail in disable mode. TIMER – A capacitor on TIMER sets the time during which the power switch can be in overcurrent before turning off. When the overcurrent protection circuits sense an excessive current, a current source is enabled which charges the capacitor on TIMER. Once the voltage on TIMER reaches approximately 0.5 V, the circuit-breaker latch is set and the power switch is latched off. Power must be recycled or the ENABLE pin must be toggled to restart the controller. In high-power or high-temperature applications, a minimum 50-pF capacitor is strongly recommended from TIMER to ground, to prevent any false triggering. VREG – VREG is the output of an internal low-dropout voltage regulator, where IN1 is the input. The regulator is used to generate a regulated voltage source, less than 5.5 V, for the device. A 0.1-μF ceramic capacitor should be connected between VREG and ground to aid in noise rejection. In this configuration, upon disabling the device, the internal low-dropout regulator will also be disabled, which removes power from the internal circuitry and allows the device to be placed in low-quiescent-current mode. In applications where IN1 is less than 5.5 V, VREG and IN1 may be connected together. However, under these conditions, disabling the device does not place the device in low-quiescent-current mode, because the internal low-dropout voltage regulator is being bypassed, thereby keeping internal circuitry operational. If VREG and IN1 are connected together, a 0.1-μF ceramic capacitor between VREG and ground is not needed if IN1 already has a bypass capacitor of 1 μF to 10 μF. VSENSE1, VSENSE2 – VSENSE1 and VSENSE2 can be used to detect undervoltage conditions on external circuitry. If VSENSE1 senses a voltage below approximately 1.23 V, PWRGD1 is pulled low. Similarly, a voltage less than 1.23 V on VSENSE2 causes PWRGD2 to be pulled low. ABSOLUTE MAXIMUM RATINGS over operating free-air temperature range (unless otherwise noted) Input voltage range Output voltage range Sink current range (1) (2) VALUE UNIT VI(IN1), VI(ISENSE1), VI(VSENSE1), VI(VSENSE2), VI(ISET1), VI(ENABLE), VI(VREG) –0.3 to 15 V VI(IN2), VI(ISENSE2), VI(ISET2) –0.3 to 7 V VO(GATE1) –0.3 to 30 V VO(GATE2) –0.3 to 22 V VO(DISCH1), VO(PWRGD1), VO(PWRGD2), VO(FAULT), VO(DISCH2), VO(TIMER) –0.3 to 15 V 0 to 100 mA I(GATE1), I(GATE2), I(DISCH1), I(DISCH2) 0 to 10 mA Operating virtual junction temperature range, TJ I(PWRGD1), I(PWRGD2), I(TIMER), I(FAULT) –40 to 100 °C Storage temperature range, Tstg –55 to 150 °C 260 °C Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds (1) (2) Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. All voltages are respect to DGND. DISSIPATION RATING TABLE 4 PACKAGE TA ≤ 25°C POWER RATING DERATING FACTOR ABOVE TA = 25°C TA = 70°C POWER RATING TA = 85°C POWER RATING PW-20 1015 mW 13.55 mW/°C 406 mW 203 mW Submit Documentation Feedback Copyright © 2000–2013, Texas Instruments Incorporated Product Folder Links: TPS2300 TPS2301 TPS2300 TPS2301 www.ti.com SLVS265H – FEBRUARY 2000 – REVISED JULY 2013 RECOMMENDED OPERATING CONDITIONS MIN VI(IN1), VI(ISENSE1), VI(VSENSE1), VI(VSENSE2), VI(ISET1) 3 VI(IN2), VI(ISENSE2), VI(ISET2), VI(VREG) 3 VI Input voltage TJ Operating virtual junction temperature NOM MAX UNIT 13 5.5 VI(ISENSE1), VI(ISET1), VI(VSENSE1) VI(IN1) VI(ISENSE2), VI(ISET2), VI(VSENSE2) V VI(IN2) –40 100 °C ELECTRICAL CHARACTERISTICS over recommended operating temperature range (–40°C < TA < 85°C), 3 V ≤ VI(IN1) ≤13 V, 3 V ≤ VI(IN2) ≤ 5.5 V (unless otherwise noted) PARAMETER TEST CONDITIONS MIN TYP MAX UNIT GENERAL II(IN1) Input current, IN1 VI(ENABLE) = 5 V (TPS2301), 0.5 1 mA II(IN2) Input current, IN2 VI(ENABLE) = 0 V (TPS2300) 75 200 µA II(stby) Standby current (sum of currents into IN1, IN2, ISENSE1, ISENSE2, ISET1, and ISET2) VI(ENABLE) = 0 V (TPS2301), VI(ENABLE) = 5 V (TPS2300) 5 µA Gate voltage II(GATE1) = 500 nA, DISCH1 open GATE1 VG(GATE1_3V) VG(GATE1_4.5V) VI(IN1) = 3 V VG(GATE1_10.8V) 9 11.5 VI(IN1) = 4.5 V 10.5 14.5 VI(IN1) = 10.8 V 16.8 21 9 10 12 V V VC(GATE1) Clamping voltage, GATE1 to DISCH1 IS(GATE1) Source current, GATE1 3 V ≤ VI(IN1) ≤ 13.2 V, 3 V ≤ VO(VREG) ≤ 5.5 V, VI(GATE1) = VI(IN1) + 6 V 10 14 20 μA Sink current, GATE1 3 V ≤ VI(IN1) ≤ 13.2 V, 3 V ≤ VO(VREG) ≤ 5.5 V, VI(GATE1) = VI(IN1) 50 75 100 µA Rise time, GATE1 Cg to GND = 1 nF (1) tr(GATE1) VI(IN1) = 3 V 0.5 VI(IN1) = 4.5 V 0.6 VI(IN1) = 10.8 V VI(IN1) = 3 V tf(GATE1) Fall time, GATE1 Cg to GND = 1 nF (1) ms 1 0.1 VI(IN1) = 4.5 V 0.12 VI(IN1) = 10.8 V 0.2 ms GATE2 VG(GATE2_3V) VG(GATE2_4.5V) Gate voltage VI(IN2) = 3 V II(GATE2) = 500 nA, DISCH2 open VI(IN2) = 4.5 V 9 11.7 10.5 14.7 9 10 12 V V VC(GATE2) Clamping voltage, GATE2 to DISCH2 IS(GATE2) Source current, GATE2 3 V ≤ VI(IN2) ≤ 5.5 V, 3 V ≤ VO(VREG) ≤ 5.5 V, VI(GATE2) = VI(IN2) + 6 V 10 14 20 µA Sink current, GATE2 3 V ≤ VI(IN2) ≤ 5.5 V, 3 V ≤ VO(VREG) ≤ 5.5 V, VI(GATE2) = VI(IN2) 50 75 100 µA Rise time, GATE2 Cg to GND = 1 nF (1) tr(GATE2) tf(GATE2) (1) Fall time, GATE2 Cg to GND = 1 nF (1) VI(IN2) = 3 V VI(IN2) = 4.5 V VI(IN2) = 3 V 0.5 VO(VREG) = 3 V VI(IN2) = 4.5 V 0.6 0.1 0.12 ms ms Specified, but not production tested. Submit Documentation Feedback Copyright © 2000–2013, Texas Instruments Incorporated Product Folder Links: TPS2300 TPS2301 5 TPS2300 TPS2301 SLVS265H – FEBRUARY 2000 – REVISED JULY 2013 www.ti.com ELECTRICAL CHARACTERISTICS (Continued) over recommended operating temperature range (–40°C < TA < 85°C), 3V ≤VI(IN1) ≤13V, 3V ≤ VI(IN2) ≤ 5.5V (unless otherwise noted) PARAMETER TEST CONDITIONS MIN TYP MAX UNIT TIMER V(TO_TIMER) Threshold voltage, TIMER 0.4 0.5 0.6 V VI(TIMER) = 0 V 35 50 65 µA Discharge current, TIMER VI(TIMER) = 1 V 1 2.5 RISETx = 1 kΩ 40 50 60 RISETx = 400 Ω, TA = 25°C 14 19 24 RISETx = 1 kΩ, TA = 25°C 44 50 53 RISETx = 1.5 kΩ, TA = 25°C 68 73 78 0.1 5 Charge current, TIMER mA CIRCUIT BREAKER VIT(CB) Threshold voltage, circuit breaker I(IB_ISENSEx) Input bias current, ISENSEx Discharge current, GATEx Propagation (delay) time, comparator inputs to gate output tpd(CB) VO(GATEx) = 4 V 400 800 VO(GATEx) = 1 V 25 150 Cg = 50 pF, (50% to 10%), 10 mV overdrive, CTIMER = 50 pF mV µA mA 1.3 µs ENABLE, ACTIVE LOW (TPS2300) VIH(ENABLE) High-level input voltage, ENABLE VIL(ENABLE) Low-level input voltage, ENABLE RI(ENABLE) Input pullup resistance, ENABLE See td(off_ENABLE) Turnoff delay time, ENABLE VI(ENABLE) increasing above stop threshold; 100 ns rise time, 20 mV overdrive (2) 60 μs td(on_ENABLE) Turnon delay time, ENABLE VI(ENABLE) decreasing below start threshold; 100 ns fall time, 20 mV overdrive (2) 125 μs 2 (1) 100 V 200 0.8 V 300 kΩ ENABLE, ACTIVE HIGH (TPS2301) VIH(ENABLE) High-level input voltage, ENABLE VIL(ENABLE) Low-level input voltage, ENABLE RI(ENABLE) Input pulldown resistance, ENABLE td(on_ENABLE) Turnon delay time, ENABLE VI(ENABLE) increasing above start threshold; 100 ns rise time, 20 mV overdrive (2) 85 μs td(off_ENABLE) Turnoff delay time, ENABLE VI(ENABLE) decreasing below stop threshold; 100 ns fall time, 20 mV overdrive (2) 100 µs V(VREG) PREREG output voltage 4.5 ≤ VI(IN1) ≤ 13 V V(drop_PREREG) PREREG dropout voltage VI(IN1) = 3 V 2 100 V 150 0.7 V 300 kΩ PREREG (1) (2) 6 3.5 4.1 5.5 V 0.1 V 1V Test IO of ENABLE at VI(ENABLE) = 1 V and 0 V, then RI(ENABLE) = I O_ 0V * I O_ 1V Specified, but not production tested. Submit Documentation Feedback Copyright © 2000–2013, Texas Instruments Incorporated Product Folder Links: TPS2300 TPS2301 TPS2300 TPS2301 www.ti.com SLVS265H – FEBRUARY 2000 – REVISED JULY 2013 ELECTRICAL CHARACTERISTICS (Continued) over recommended operating temperature range (–40°C < TA < 85°C), 3V ≤VI(IN1) ≤13V, 3V ≤ VI(IN2) ≤ 5.5V (unless otherwise noted) PARAMETER TEST CONDITIONS MIN TYP MAX UNIT 2.95 V VREG UVLO V(TO_UVLOstart) Output threshold voltage, start 2.75 2.85 V(TO_UVLOstop) Output threshold voltage, stop 2.65 2.78 Vhys(UVLO) Hysteresis 50 75 UVLO sink current, GATEx V mV VI(GATEx) = 2 V 10 mA VI(VSENSEx) decreasing 1.2 1.225 1.25 20 30 40 mV 0.2 0.4 V PWRGD1 and PWRGD2 VIT(ISENSEx) Trip threshold, VSENSEx Vhys Hysteresis voltage, power-good comparator V VO(sat_PWRGDx) Output saturation voltage, IO = 2 mA PWRGDx VO(VREG_min) Minimum VO(VREG) for valid power-good IO = 100 μA, VO(PWRGDx) = 1 V 1 V Input bias current, powergood comparator VI(VSENSEx) = 5.5 V 1 μA Ilkg(PWRGDx) Leakage current, PWRGDx VO(PWRGDx) = 13 V 1 μA tdr Delay time, rising edge, PWRGDx VI(VSENSEx) increasing, overdrive = 20 mV, tr = 100 ns (1) 25 μs tdf Delay time, falling edge, PWRGDx VI(VSENSEx) decreasing, overdrive = 20 mV, tr = 100 ns (1) 2 μs FAULT OUTPUT VO(sat_FAULT) Output saturation voltage, IO = 2 mA FAULT Ilkg(FAULT) Leakage current, FAULT VO(FAULT) = 13 V 0.4 V 1 µA DISCH1 AND DISCH2 I(DISCH) Discharge current, DISCHx VIH(DISCH) Discharge on high-level input voltage VIL(DISCH) Discharge on low-level input voltage (1) VI(DISCHx) = 1.5 V, VI(VIN1) = 5 V 5 10 mA 2 V 1 V Specified, but not production tested. Submit Documentation Feedback Copyright © 2000–2013, Texas Instruments Incorporated Product Folder Links: TPS2300 TPS2301 7 TPS2300 TPS2301 SLVS265H – FEBRUARY 2000 – REVISED JULY 2013 www.ti.com PARAMETER MEASUREMENT INFORMATION Load 12 W VI(ENABLE) 5 V/div Load 12 W VI(ENABLE) 5 V/div VO(GATE1) 10 V/div VO(DISCH1) 5 V/div VO(GATE1) 10 V/div VO(DISCH1) 5 V/div t – Time – 10 ms/div t – Time – 10 ms/div Figure 1. Turnon Voltage Transition of Channel 1 Figure 2. Turnoff Voltage Transition of Channel 1 Load 5 W VI(ENABLE) 5 V/div Load 5 W VI(ENABLE) 5 V/div VO(GATE2) 10 V/div VO(GATE2) 10 V/div VO(DISCH2) 5 V/div VO(DISCH2) 5 V/div t – Time – 10 ms/div Figure 3. Turnon Voltage Transitioin of Channel 2 8 t – Time – 10 ms/div Figure 4. Turnoff Voltage Transition of Channel 2 Submit Documentation Feedback Copyright © 2000–2013, Texas Instruments Incorporated Product Folder Links: TPS2300 TPS2301 TPS2300 TPS2301 www.ti.com SLVS265H – FEBRUARY 2000 – REVISED JULY 2013 PARAMETER MEASUREMENT INFORMATION (continued) VI(ENABLE) 5 V/div No Capacitor on Timer VI(ENABLE) 5 V/div VO(GATE1) 10 V/div No Capacitor on Timer VO(GATE1) 10 V/div VO(FAULT) 10 V/div VO(FAULT) 10 V/div IO(OUT1) 2 A/div IO(OUT1) 2 A/div t – Time – 5 ms/div Figure 5. Channel 1 Overcurrent Response: Enabled Into Overcurrent Load VI(ENABLE) 5 V/div t – Time – 1 ms/div Figure 6. Channel 1 Overcurrent Response: an Overcurrent Load Plugged Into the Enabled Board No Capacitor on Timer No Capacitor on Timer VI(ENABLE) 5 V/div VO(GATE2) 10 V/div VO(GATE2) 10 V/div VO(FAULT) 10 V/div VO(FAULT) 10 V/div IO(OUT2) 2 A/div IO(OUT2) 2 A/div t – Time – 2 ms/div Figure 7. Channel 2 Overcurrent Response: Enabled Into Overcurrent Load t – Time – 0.5 ms/div Figure 8. Channel 2 Overcurrent Response: an Overcurrent Load Plugged Into the Enabled Board Submit Documentation Feedback Copyright © 2000–2013, Texas Instruments Incorporated Product Folder Links: TPS2300 TPS2301 9 TPS2300 TPS2301 SLVS265H – FEBRUARY 2000 – REVISED JULY 2013 www.ti.com PARAMETER MEASUREMENT INFORMATION (continued) No Capacitor on Timer VI(ENABLE) 5 V/div VI(ENABLE) 5 V/div VO(GATE1) 10 V/div VO(GATE2) 5 V/div VO(FAULT) 10 V/div VO(FAULT) 10 V/div II(IN1) 2 A/div II(IN2) 2 A/div t – Time – 1 ms/div t – Time – 1 ms/div Figure 9. Channel 1 – Enabled Into Short Circuit No Capacitor on Timer Figure 10. Channel 1 – Enabled Into Short Circuit VI(IN1) 10 V/div VO(GATE1) 10 V/div VI(IN1) 10 V/div No Capacitor on Timer No Capacitor on Timer VO(GATE1) 10 V/div VO(OUT1) 10 V/div IO(OUT1) 1 A/div VO(OUT1) 10 V/div IO(OUT1) 1 A/div t – Time – 1 ms/div t – Time – 5 ms/div Figure 11. Channel 1 – Hot Plug 10 Figure 12. Channel 1 – Hot Removal Submit Documentation Feedback Copyright © 2000–2013, Texas Instruments Incorporated Product Folder Links: TPS2300 TPS2301 TPS2300 TPS2301 www.ti.com SLVS265H – FEBRUARY 2000 – REVISED JULY 2013 PARAMETER MEASUREMENT INFORMATION (continued) No Capacitor on Timer VI(IN2) 5 V/div VO(GATE2) 10 V/div VO(OUT2) 5 V/div IO(OUT2) 1 A/div t – Time – 5 ms/div Figure 13. Channel 2 - Hot Plug VI(IN2) 5 V/div No Capacitor on Timer VO(GATE2) 10 V/div VO(OUT2) 5 V/div IO(OUT2) 1 A/div t – Time – 1 ms/div Figure 14. Channel 2 - Hot Removal Submit Documentation Feedback Copyright © 2000–2013, Texas Instruments Incorporated Product Folder Links: TPS2300 TPS2301 11 TPS2300 TPS2301 SLVS265H – FEBRUARY 2000 – REVISED JULY 2013 www.ti.com TYPICAL CHARACTERISTICS INPUT CURRENT 1 (ENABLED) vs INPUT VOLTAGE 1 INPUT CURRENT 2 (ENABLED) vs INPUT VOLTAGE 2 71.5 52 IN1 = 13 V IN2 = 5.5 V 51 TA = 85°C TA = 0°C 71 II2 – Input Current 2 – mA II1 – Input Current 1 – mA 50 TA = 25°C 49 48 47 TA = 0°C 46 TA = –40°C TA = –40°C 70.5 TA = 25°C 70 TA = 85°C 69.5 69 45 68.5 44 43 4 5 6 7 8 9 10 11 12 13 68 2.5 14 3 INPUT CURRENT 1 (DISABLED) vs INPUT VOLTAGE 1 5 5.5 6 23 IN1 = 13 V 21 14 TA = 25°C TA = –40°C 12 TA = 0°C 11 10 9 8 4 5 6 7 8 9 10 TA = 85°C 19 13 II2 – Input Current 2 – nA II1 – Input Current 1 – nA 4.5 TA = 85°C IN2 = 5.5 V 11 12 13 14 TA = –40°C 17 15 13 11 9 TA = 0°C 7 TA = 25°C 5 2.5 VI1 – Input Voltage 1 – V Figure 17. 12 4 INPUT CURRENT 2 (DISABLED) vs INPUT VOLTAGE 2 15 7 3.5 VI2 – Input Voltage 2 – V Figure 16. VI1 – Input Voltage 1 – V Figure 15. Submit Documentation Feedback 3 3.5 4 4.5 5 5.5 6 VI2 – Input Voltage 2 – V Figure 18. Copyright © 2000–2013, Texas Instruments Incorporated Product Folder Links: TPS2300 TPS2301 TPS2300 TPS2301 www.ti.com SLVS265H – FEBRUARY 2000 – REVISED JULY 2013 TYPICAL CHARACTERISTICS (continued) GATE1 OUTPUT VOLTAGE vs INPUT VOLTAGE 1 GATE1 VOLTAGE RISE TIME vs GATE1 LOAD CAPACITANCE 18 22 20 IN1 = 12 V TA = 25°C TA = 85°C tr – GATE1 Voltage Rise Time – ms VO – GATE1 Output Voltage – V CL(GATE1) = 1000 pF TA = 25°C TA = 0°C 18 TA = –40°C 16 14 12 10 2 3 4 5 6 7 8 9 10 11 15 12 9 6 3 0 12 0 VI1 – Input Voltage 1 – V Figure 19. 3 6 9 CL(GATE1) – GATE1 Load Capacitance – nF Figure 20. GATE1 VOLTAGE FALL TIME vs GATE1 LOAD CAPACITANCE GATE1 OUTPUT CURRENT vs GATE1 VOLTAGE 4 15 IN1 = 12 V TA = 25°C 14.5 IO – GATE1 Output Current – mA tf – GATE1 Voltage Fall Time – ms 12 3 2 1 14 TA = –40°C TA = 85°C 13.5 TA = 25°C 13 TA = 0°C 12.5 12 11.5 IN1 = 13 V 0 0 3 6 9 12 11 14 15 CL(GATE1) – GATE1 Load Capacitance – nF Figure 21. 16 17 18 19 20 21 22 23 24 V – GATE1 Voltage – V Figure 22. Submit Documentation Feedback Copyright © 2000–2013, Texas Instruments Incorporated Product Folder Links: TPS2300 TPS2301 13 TPS2300 TPS2301 SLVS265H – FEBRUARY 2000 – REVISED JULY 2013 www.ti.com TYPICAL CHARACTERISTICS (continued) CIRCUIT-BREAKER RESPONSE TIME vs TIMER CAPACITANCE LOAD VOLTAGE 1 DISCHARGE TIME vs LOAD CAPACITANCE 320 IN1 = 12 V TA = 25°C t – Load Voltage 1 Discharge Time – ms t(res) – Circuit-Breaker Response Time – ms 12 9 6 3 0 0 0.8 0.2 0.4 0.6 CTIMER – TIMER Capacitance – nF Figure 23. 240 200 160 120 80 40 0 1 IN1 = 12 V IO1 = 0 A TA = 25°C 280 0 UVLO START AND STOP THRESHOLDS vs TEMPERATURE 2.88 VIT – PWRGDx Input Threshold – V Vref – UVLO Start and Stop Thresholds – V 1.27 2.86 Start 2.84 2.82 2.8 Stop 2.76 2.74 1.26 Up 1.25 1.24 1.23 Down 1.22 1.21 2.72 2.7 –45–35 –25–15 –5 5 15 25 35 45 55 65 75 85 95 TA – Temperature – °C Figure 25. 14 500 PWRGDx INPUT THRESHOLD vs TEMPERATURE 2.9 2.78 400 100 200 300 CL – Load Capacitance – mF Figure 24. 1.20 –45–35 –25–15 –5 5 15 25 35 45 55 65 75 85 95 TA – Temperature – °C Figure 26. Submit Documentation Feedback Copyright © 2000–2013, Texas Instruments Incorporated Product Folder Links: TPS2300 TPS2301 TPS2300 TPS2301 www.ti.com SLVS265H – FEBRUARY 2000 – REVISED JULY 2013 APPLICATION INFORMATION TYPICAL APPLICATION DIAGRAM This diagram shows a typical dual hot-swap application. The pullup resistors at PWRGD1, PWRGD2 and FAULT should be relatively large (e.g., 100 kΩ) to reduce power loss unless they are required to drive a large load. System Board RSENSE1 3 V ∼ 12 V IN1 1 µF ∼ 10 µF + RVSENSE1_TOP VO1 RISET1 RVSENSE1_BOTTOM 0.1 µF VREG IN1 ISET1 ISENSE1 GATE1 DISCH1 VSENSE1 ENABLE ENABLE DGND AGND TPS2301 FAULT PWRGD1 PWRGD2 FAULT PWRGD1 PWRGD2 TIMER IN2 ISET2 ISENSE2 GATE2 DISCH2 VSENSE2 VO1 or VO2 RISET2 3 V ∼ 5 V IN2 1 µF ∼ 10 µF VO2 RSENSE2 RVSENSE2_TOP + RVSENSE2_BOTTOM Figure 27. Typical Dual Hot-Swap Application INPUT CAPACITOR A 0.1-μF ceramic capacitor in parallel with a 1-μF ceramic capacitor should be placed on the input power terminals near the connector on the hot-plug board to help stabilize the voltage rails on the cards. The TPS2300/01 does not need to be mounted near the connector or these input capacitors. For applications with more severe power environments, a 2.2-μF or higher ceramic capacitor is recommended near the input terminals of the hot-plug board. A bypass capacitor for IN1 and for IN2 should be placed close to the device. OUTPUT CAPACITOR A 0.1-μF ceramic capacitor is recommended per load on the TPS2300/01; these capacitors should be placed close to the external FETs and to TPS2300/01. A larger bulk capacitor is also recommended on the load. The value of the bulk capacitor should be selected based on the power requirements and the transients generated by the application. EXTERNAL FET To deliver power from the input sources to the loads, each channel needs an external N-channel MOSFET. A few widely used MOSFETs are shown in Table 3. But many other MOSFETs in the market can also be used with TPS23xx in hot-swap systems. Submit Documentation Feedback Copyright © 2000–2013, Texas Instruments Incorporated Product Folder Links: TPS2300 TPS2301 15 TPS2300 TPS2301 SLVS265H – FEBRUARY 2000 – REVISED JULY 2013 www.ti.com Table 3. Some Available N-Channel MOSFETs CURRENT RANGE (A) 0 to 2 2 to 5 5 to 10 PART NUMBER DESCRIPTION MANUFACTURER IRF7601 N-channel, rDS(on) = 0.035 Ω, 4.6 A, Micro-8 International Rectifier MTSF3N03HDR2 N-channel, rDS(on) = 0.040 Ω, 4.6 A, Micro-8 ON Semiconductor IRF7101 Dual N-channel, rDS(on) = 0.1 Ω, 2.3 A, SO-8 International Rectifier MMSF5N02HDR2 Dual N-channel, rDS(on) = 0.04 Ω, 5 A, SO-8 ON Semiconductor IRF7401 N-channel, rDS(on) = 0.022 Ω, 7 A, SO-8 International Rectifier MMSF5N02HDR2 N-channel, rDS(on) = 0.025 Ω, 5 A, SO-8 ON Semiconductor IRF7313 Dual N-channel, rDS(on) = 0.029 Ω, 5.2 A, SO-8 International Rectifier SI4410 N-channel, rDS(on) = 0.020 Ω, 8 A, SO-8 Vishay Dale IRLR3103 N-channel, rDS(on) = 0.019 Ω, 29 A, d-Pak International Rectifier IRLR2703 N-channel, rDS(on) = 0.045 Ω, 14 A, d-Pak International Rectifier TIMER For most applications, a minimum capacitance of 50 pF is recommended to prevent false triggering. This capacitor should be connected between TIMER and ground. The presence of an overcurrent condition on either channel of the TPS2300/01 causes a 50-μA current source to begin charging this capacitor. If the overcurrent condition persists until the capacitor has been charged to approximately 0.5 V, the TPS2300/01 latches off the offending channels and pulls the FAULT pin low. The timer capacitor can be made as large as desired to provide additional time delay before registering a fault condition. The time delay is approximately: dt(sec) = CTIMER(F) × 10,000(Ω). OUTPUT-VOLTAGE SLEW-RATE CONTROL When enabled, the TPS2300/01 controllers supply the gates of each external MOSFET transistor with a current of approximately 15 μA. The slew rate of the MOSFET source voltage is thus limited by the gate-to-drain capacitance Cgd of the external MOSFET capacitor to a value approximating: dV s 15 mA + C gd dt (1) If a slower slew rate is desired, an additional capacitance can be connected between the gate of the external MOSFET and ground. VREG CAPACITOR The internal voltage regulator connected to VREG requires an external capacitor to ensure stability. A 0.1-μF or 0.22-μF ceramic capacitor is recommended. GATE DRIVE CIRCUITRY The TPS2300/01 includes four separate features associated with each gate-drive terminal: • A charging current of approximately 15 μA is applied to enable the external MOSFET transistor. This current is generated by an internal charge pump that can develop a gate-to-source potential (referenced to DISCH1 or DISCH2) of 9 V–12 V. DISCH1 and DISCH2 must be connected to the respective external MOSFET source terminals to ensure proper operation of this circuitry. • A discharge current of approximately 75 μA is applied to disable the external MOSFET transistor. Once the transistor gate voltage has dropped below approximately 1.5 V, this current is disabled and the UVLO discharge driver is enabled instead. This feature allows the part to enter a low-current shutdown mode while ensuring that the gates of the external MOSFET transistors remain at a low voltage. • During a UVLO condition, the gates of both MOSFET transistors are pulled down by internal PMOS transistors. These transistors continue to operate even if IN1 and IN2 are both at 0 V. This circuitry also helps hold the external MOSFET transistors off when power is suddenly applied to the system. • During an overcurrent fault condition, the external MOSFET transistor that exhibited an overcurrent condition is rapidly turned off by an internal pulldown circuit capable of pulling in excess of 400 mA (at 4 V) from the 16 Submit Documentation Feedback Copyright © 2000–2013, Texas Instruments Incorporated Product Folder Links: TPS2300 TPS2301 TPS2300 TPS2301 www.ti.com SLVS265H – FEBRUARY 2000 – REVISED JULY 2013 pin. Once the gate has been pulled below approximately 1.5 V, this driver is disengaged and the UVLO driver is enabled instead. If one channel experiences an overcurrent condition and the other does not, then only the channel that is conducting excessive current is turned off rapidly. The other channel continues to operate normally. SETTING THE CURRENT-LIMIT CIRCUIT-BREAKER THRESHOLD Using channel 1 as an example, the current sensing resistor RISENSE1 and the current limit setting resistor RISET1 determine the current limit of the channel, and can be calculated by the following equation: R 50 10 –6 I LMT1 + ISET1 R ISENSE1 (2) Typically RISENSE1 is usually very small (0.001Ω to 0.1Ω). If the trace and solder-junction resistances between the junction of RISENSE1 and ISENSE1 and the junction of RISENSE1 and RISET1 are greater than 10% of the RISENSE1 value, then these resistance values should be added to the RISENSE1 value used in the calculation above. The above information and calculation also apply to channel 2. Table 4 shows some of the current sense resistors available in the market. Table 4. Some Current Sense Resistors CURRENT RANGE (A) PART NUMBER DESCRIPTION 0 to 1 WSL-1206, 0.05 1% 0.05 Ω, 0.25 W, 1% resistor 1 to 2 WSL-1206, 0.025 1% 0.025 Ω, 0.25 W, 1% resistor 2 to 4 WSL-1206, 0.015 1% 0.015 Ω, 0.25 W, 1% resistor 4 to 6 WSL-2010, 0.010 1% 0.010 Ω, 0.5 W, 1% resistor 6 to 8 WSL-2010, 0.007 1% 0.007 Ω, 0.5 W, 1% resistor 8 to 10 WSR-2, 0.005 1% 0.005 Ω, 0.5 W, 1% resistor MANUFACTURER Vishay Dale SETTING THE POWER-GOOD THRESHOLD VOLTAGE The two feedback resistors RVSENSEx_TOP and RVSENSEx_BOT connected between VOx and ground form a resistor divider setting the voltage at the VSENSEx pins. VSENSE1 voltage equals: VI(SENSE1) = VO× RVSENSE1_BOT/(RVSENSE1_TOP + RVSENSE1_BOT) This voltage is compared to an internal voltage reference (1.225 V ±2%) to determine whether the output voltage level is within a specified tolerance. For example, given a nominal output voltage at VO1, and defining VO1_min as the minimum required output voltage, then the feedback resistors are defined by: VO1_min * 1.225 R VSENSE1_TOP + R VSENSE1_BOT 1.225 (3) Start the process by selecting a large standard resistor value for RVSENSE1_BOT to reduce power loss. Then RVSENSE1_TOP can be calculated by inserting all of the known values into the equation above. When VO1 is lower than VO1_min, PWRGD1 is low as long as the controller is enabled. UNDERVOLTAGE LOCKOUT (UVLO) The TPS2300/01 includes an undervoltage lockout (UVLO) feature that monitors the voltage present on the VREG pin. This feature disables both external MOSFETs if the voltage on VREG drops below 2.78 V (nominal) and re-enables normal operation when it rises above 2.85 V (nominal). Since VREG is fed from IN1 through a low-dropout voltage regulator, the voltage on VREG tracks the voltage on IN1 within 50 mV. While the undervoltage lockout is engaged, both GATE1 and GATE2 are held low by internal PMOS pulldown transistors, ensuring that the external MOSFET transistors remain off at all times, even if all power supplies have fallen to 0V. Submit Documentation Feedback Copyright © 2000–2013, Texas Instruments Incorporated Product Folder Links: TPS2300 TPS2301 17 TPS2300 TPS2301 SLVS265H – FEBRUARY 2000 – REVISED JULY 2013 www.ti.com SINGLE-CHANNEL OPERATION Some applications may require only a single external MOS transistor. Such applications should use GATE1 and the associated circuitry (IN1, ISENSE1, ISET1, DISCH1). The IN2 pin should be grounded to disable the circuitry associated with the GATE2 pin. The VSENSE2 and PWRGD2 circuitry is unaffected by disabling GATE2, and may still be used if so desired. POWER-UP CONTROL The TPS2300/01 includes a 500 µs (nominal) start-up delay that ensures that internal circuitry has sufficient time to start before the device begins turning on the external MOSFETs. This delay is triggered only upon the rapid application of power to the circuit. If the power supply ramps up slowly, the undervoltage lockout circuitry provides adequate protection against undervoltage operation. 3-CHANNEL HOT-SWAP APPLICATION Some applications require hot-swap control of up to three voltage rails, but may not explicitly require the sensing of the status of the output power on all three of the voltage rails. One such application is device bay, where dv/dt control of 3.3 V, 5 V, and 12 V is required. By using channel 2 to drive both the 3.3-V and 5-V power rails and channel 1 to drive the 12-V power rail, as is shown below, TPS2300/01 can deliver three different voltages to three loads while monitoring the status of two of the loads. System Board RSENSE1 12 V IN1 1 µF ∼ 10 µF + RVSENSE1_TOP VO1 RISET1 RVSENSE1_BOTTOM 0.1 µF VREG IN1 ISET1 ISENSE1 GATE1 DISCH1 VSENSE1 ENABLE ENABLE DGND AGND TPS2301 FAULT PWRGD1 PWRGD2 FAULT PWRGD1 PWRGD2 TIMER IN2 ISET2 ISENSE2 GATE2 DISCH2 VSENSE2 RISET2 3.3 V IN2 1 µF ∼ 10 µF VO1 or VO2 Rg1 VO2 RSENSE2 RVSENSE2_TOP + Rg2 RVSENSE2_BOTTOM 5 V IN3 VO3 1 µF ∼ 10 µF + Figure 28. Three-Channel Application Figure 29 shows ramp-up waveforms of the three output voltages. 18 Submit Documentation Feedback Copyright © 2000–2013, Texas Instruments Incorporated Product Folder Links: TPS2300 TPS2301 TPS2300 TPS2301 www.ti.com SLVS265H – FEBRUARY 2000 – REVISED JULY 2013 VO – Output Voltage – 2 V/div VO1 VO3 VO2 t – Time – 2.5 ms/div Figure 29. Submit Documentation Feedback Copyright © 2000–2013, Texas Instruments Incorporated Product Folder Links: TPS2300 TPS2301 19 TPS2300 TPS2301 SLVS265H – FEBRUARY 2000 – REVISED JULY 2013 www.ti.com REVISION HISTORY Note: Revision history for previous versions is not available. Page numbers of previous versions may differ. Changes from Revision G (November 2006) to Revision H Page • Added text to ISENSE1, ISENSE2, ISET1, ISET2 pin description paragraph for clarification. ............................................ 3 • Added additional VI specs to ROC table for clarification ...................................................................................................... 5 • Added minus sign to 40°C MIN TJ temperature ................................................................................................................... 5 20 Submit Documentation Feedback Copyright © 2000–2013, Texas Instruments Incorporated Product Folder Links: TPS2300 TPS2301 PACKAGE OPTION ADDENDUM www.ti.com 13-May-2013 PACKAGING INFORMATION Orderable Device Status (1) Package Type Package Pins Package Drawing Qty Eco Plan Lead/Ball Finish (2) MSL Peak Temp Op Temp (°C) Top-Side Markings (3) (4) TPS2300IPW ACTIVE TSSOP PW 20 70 Green (RoHS & no Sb/Br) CU NIPDAU Level-1-260C-UNLIM -40 to 85 TPS2300I TPS2300IPWG4 ACTIVE TSSOP PW 20 70 Green (RoHS & no Sb/Br) CU NIPDAU Level-1-260C-UNLIM -40 to 85 TPS2300I TPS2300IPWR ACTIVE TSSOP PW 20 2000 Green (RoHS & no Sb/Br) CU NIPDAU Level-1-260C-UNLIM -40 to 85 TPS2300I TPS2300IPWRG4 ACTIVE TSSOP PW 20 2000 Green (RoHS & no Sb/Br) CU NIPDAU Level-1-260C-UNLIM -40 to 85 TPS2300I TPS2301IPW ACTIVE TSSOP PW 20 70 Green (RoHS & no Sb/Br) CU NIPDAU Level-1-260C-UNLIM -40 to 85 TPS2301I TPS2301IPWG4 ACTIVE TSSOP PW 20 70 Green (RoHS & no Sb/Br) CU NIPDAU Level-1-260C-UNLIM -40 to 85 TPS2301I TPS2301IPWR ACTIVE TSSOP PW 20 2000 Green (RoHS & no Sb/Br) CU NIPDAU Level-1-260C-UNLIM -40 to 85 TPS2301I TPS2301IPWRG4 ACTIVE TSSOP PW 20 2000 Green (RoHS & no Sb/Br) CU NIPDAU Level-1-260C-UNLIM -40 to 85 TPS2301I (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. OBSOLETE: TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. TBD: The Pb-Free/Green conversion plan has not been defined. Pb-Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. Addendum-Page 1 Samples PACKAGE OPTION ADDENDUM www.ti.com 13-May-2013 (4) Multiple Top-Side Markings will be inside parentheses. Only one Top-Side Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Top-Side Marking for that device. Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. Addendum-Page 2 IMPORTANT NOTICE Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as “components”) are sold subject to TI’s terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI’s terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed. TI assumes no liability for applications assistance or the design of Buyers’ products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers’ products and applications, Buyers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions. Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications. In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI’s goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms. No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use. Only those TI components which TI has specifically designated as military grade or “enhanced plastic” are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have not been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949. Products Applications Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Amplifiers amplifier.ti.com Communications and Telecom www.ti.com/communications Data Converters dataconverter.ti.com Computers and Peripherals www.ti.com/computers DLP® Products www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP dsp.ti.com Energy and Lighting www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical Logic logic.ti.com Security www.ti.com/security Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video RFID www.ti-rfid.com OMAP Applications Processors www.ti.com/omap TI E2E Community e2e.ti.com Wireless Connectivity www.ti.com/wirelessconnectivity Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2013, Texas Instruments Incorporated