PHILIPS TEA1202TS

INTEGRATED CIRCUITS
DATA SHEET
TEA1202TS
Battery power unit
Objective specification
File under Integrated Circuits, IC03
2000 Jun 08
Philips Semiconductors
Objective specification
Battery power unit
TEA1202TS
FEATURES
GENERAL DESCRIPTION
• Fully integrated battery power unit, including complete
DC/DC converter circuit, two Low DropOut voltage
regulators (LDOs) and a battery low detector
The TEA1202TS is a fully integrated battery power unit
including a high-efficiency DC/DC converter which runs
from a 1-cell NiCd or NiMH battery, two low dropout
voltage regulators and a low battery detector. The circuit
can be arranged in many ways to optimize the application
circuit of a power supply system. Therefore, most inputs
and outputs are separated, the DC/DC converter can be
arranged for upconversion or downconversion and the
regulators can also be used as power switches. One
regulator can be used completely independent of the rest
of the system, and the low battery detector can be
configured for several types of batteries. Accurate low
battery detection is possible while all other blocks are
switched off.
• Configurable for 1, 2 or 3-cell Nickel-Cadmium (NiCd)
or Nickel Metal Hybrid (NiMH) batteries and 1 Lithium
Ion (Li-Ion) battery
• Guaranteed DC/DC converter start-up from 1-cell NiCd
or NiMH battery, even with an load current
• Upconversion or downconversion
• Internal power MOSFETs featuring a low RDSon of
approximately 0.1 Ω
• Synchronous rectification for high efficiency
• Soft start
The DC/DC converter features efficient, compact and
dynamic power conversion using a digital control concept
comparable with Pulse Width Modulation (PWM) and
Pulse Frequency Modulation (PFM), integrated CMOS
power switches with a very low RDSon and fully
synchronous rectification.
• PWM-only operating option
• Dropout voltage of 75 mV at 50 mA
• Both LDOs are also applicable as low-ohmic power
switches
• Stable LDO performance with ceramic capacitors
The device operates at a switching frequency of 600 kHz
which enables the use of external components with
minimum size. The switching frequency can be
synchronized to an external high frequency clock signal.
Optionally, the device can be kept in PWM control mode
only. Deadlock is prevented by an on-chip undervoltage
lockout circuit.
• Stand-alone low battery detector requires no additional
supply voltage
• Low battery detection level at 0.90 V, externally
adjustable to a higher level
• Adjustable output voltages
• Shut-down function
• Small outline package
Active current limiting enables efficient conversion in
pulsed-load systems such as Global System for Mobile
communication (GSM) and Digital Enhanced Cordless
Telecommunications (DECT).
• Advanced 0.6 µm BICMOS process.
APPLICATIONS
Both LDOs show a low dropout voltage and are inherently
stable, even when ceramic capacitors with a low ESR
value are applied at the outputs. Usage of the LDOs as
low-ohmic switches is also possible.
• Cellular phones
• Cordless phones
• Personal Digital Assistants (PDAs)
• Portable Audio Players
The low battery detector has a built-in detection level
which is optimum for a 1-cell NiCd or NiMH battery. Higher
battery voltages can be translated to this 1-cell level by an
additional built-in LDO circuit.
• Pagers
• Mobile equipment.
ORDERING INFORMATION
TYPE
NUMBER
TEA1202TS
2000 Jun 08
PACKAGE
NAME
DESCRIPTION
VERSION
SSOP20
plastic shrink small outline package; 20 leads; body width 4.4 mm
SOT266-1
2
Philips Semiconductors
Objective specification
Battery power unit
TEA1202TS
QUICK REFERENCE DATA
SYMBOL
PARAMETER
CONDITIONS
MIN.
TYP.
MAX.
UNIT
DC/DC converter
UPCONVERSION
VI(up)
input voltage
VI(start)
−
5.50
V
VO(up)
output voltage
VO(uvlo)
−
5.50
V
VI(start)
start-up input voltage
0.93
0.96
1.00
V
IL < 10 mA
DOWNCONVERSION
VI(dwn)
input voltage
VO(uvlo)
−
5.50
V
VO(dwn)
output voltage
1.30
−
5.50
V
−
110
−
µA
CURRENT LEVELS
Iq
quiescent current
Ishdwn
current in shut-down mode
ILX(max)
maximum continuous current at
pins LX1 and LX2
Tamb = 80 °C
∆Ilim
current limit deviation
Ilim set to 1.0 A
0
2
10
µA
−
−
1.0
A
upconversion
−12
−
+12
%
downconversion
−12
−
+12
%
POWER MOSFETS
RDSon(N)
drain-to-source on-state
resistance NFET
Tj = 27 °C
−
110
−
mΩ
RDSon(P)
drain-to-source on-state
resistance PFET
Tj = 27 °C
−
125
−
mΩ
efficiency upconversion
VI = 1.2 V; VO up to 3.3 V
IL = 1 mA
−
66
−
%
IL = 10 mA
−
81
−
%
IL = 100 mA
−
85
−
%
EFFICIENCY
η
TIMING
fsw
switching frequency
480
600
720
kHz
fi(sync)
synchronization clock input
frequency
PWM mode
6
13
20
MHz
tstart
start-up time
−
10
−
ms
Low dropout voltage regulators
VLDO
output voltage range
VLDO < V4 + 0.4 V
1.30
−
5.50
V
Vdropout
dropout voltage
ILDO = 50 mA
−
−
75
mV
ILDO(max)
maximum output current
in regulation
−
50
−
mA
RDSon
drain-to-source on-state
resistance
VFB1,2 > 2 V; Tj = 27 °C
−
200
−
mΩ
1.165
1.190
1.215
V
General characteristics
Vref
2000 Jun 08
reference voltage
3
This text is here in white to force landscape pages to be rotated correctly when browsing through the pdf in the Acrobat reader.This text is here in
_white to force landscape pages to be rotated correctly when browsing through the pdf in the Acrobat reader.This text is here inThis text is here in
white to force landscape pages to be rotated correctly when browsing through the pdf in the Acrobat reader. white to force landscape pages to be ...
10
LBI1
IN2
Vref
13
LDO2
TEA1202TS
9
OUT2
FB2
Philips Semiconductors
12
Battery power unit
LBI2
SHDWN2
BLOCK DIAGRAM
2000 Jun 08
3
11
SHDWN0
LOW BATTERY
DETECTOR
Vref
6
LBO
LX1
LX2
LDO1
14
7
P-type POWER FET
1
4
20
4
8
5
START-UP
CIRCUIT
Vref
N-type
POWER
FET
CONTROL LOGIC
AND
MODE GEARBOX
CURRENT LIMIT
COMPARATOR
TEMPERATURE
PROTECTION
TIME
COUNTER
sense
FET
18
FB0
Vref
REFERENCE 15
VOLTAGE
Vref
DIGITAL CONTROLLER
handbook, full pagewidth
GND0
SYNC
GATE
16
GND
2
19
SYNC/PWM SHDWN0 U/D
Fig.1 Block diagram.
MGU062
TEA1202TS
17
UPOUT/DNIN
Objective specification
13 MHz
OSCILLATOR
FB1
INTERNAL
SUPPLY
sense FET
ILIM
OUT1
Philips Semiconductors
Objective specification
Battery power unit
TEA1202TS
PINNING
SYMBOL
PIN
DESCRIPTION
LX1
1
inductor connection 1
SHDWN0
2
DC/DC shut-down input
SHDWN2
3
LDO2 shut-down input
UPOUT/DNIN
4
up mode: DC/DC output;
down mode DC/DC input
ILIM
5
handbook, halfpage
LX1 1
20 LX2
current limiting resistor
connection
SHDWN0 2
19 U/D
SHDWN2 3
18 SYNC/PWM
OUT1
6
LDO1 output
FB1
7
LDO1 feedback input
GND
8
internal supply ground
FB2
9
LDO2 feedback input
OUT2
10
LDO2 output
IN2
11
LDO2 input
LBI2
12
low battery detector input 2
LBI1
13
LBO
UPOUT/DNIN 4
17 GND0
ILIM 5
16 FB0
TEA1202TS
OUT1 6
15 Vref
FB1 7
14 LBO
GND 8
13 LBI1
low battery detector input 1
FB2 9
12 LBI2
14
low battery detector output
OUT2 10
11 IN2
Vref
15
reference voltage
FB0
16
DC/DC feedback input
GND0
17
DC/DC converter ground
SYNC/PWM
18
synchronization clock input or
PWM-only selection input
U/D
19
conversion mode selection input
LX2
20
inductor connection 2
MGU060
Fig.2 Pin configuration.
FUNCTIONAL DESCRIPTION
When the output voltage reaches one of the window
borders, the digital controller immediately reacts by
adjusting the pulse width and inserting a current step in
such a way that the output voltage stays within the window
with higher or lower current capability. This approach
enables very fast reaction to load variations. Figure 3
shows the response of the converter to a sudden load
increase. The upper trace shows the output voltage.
Control mechanism
The TEA1202TS DC/DC converter is able to operate in
PFM (discontinuous conduction) or PWM (continuous
conduction) operating mode. All switching actions are
completely determined by a digital control circuit which
uses the output voltage level as its control input. This novel
digital approach enables the use of a new pulse width and
frequency modulation scheme, which ensures optimum
power efficiency over the complete range of operation of
the converter.
The ripple on top of the DC level is a result of the current
in the output capacitor, which changes in sign twice per
cycle, times the internal Equivalent Series Resistance
(ESR) of the capacitor. After each ramp-down of the
inductor current, i.e. when the ESR effect increases the
output voltage, the converter determines what to do in the
next cycle. As soon as more load current is taken from the
output the output voltage starts to decay.
When high output power is requested, the device will
operate in PWM (continuous conduction) operating mode.
This results in minimum AC currents in the circuit
components and hence optimum efficiency, minimum
costs and low EMC. In this operating mode, the output
voltage is allowed to vary between two predefined voltage
levels. As long as the output voltage stays within this
so-called window, switching continues in a fixed pattern.
2000 Jun 08
5
Philips Semiconductors
Objective specification
Battery power unit
TEA1202TS
load increase
handbook, full pagewidth
start corrective action
Vo
high window limit
low window limit
time
IL
time
MGK925
Fig.3 Response to load increase.
handbook, full pagewidth
Vh
Vh
VO
2%
+2%
Vl
2%
Vh
−2%
Vl
2%
Vl
typical
situation
maximum
positive spread
maximum
negative spread
MGU061
Fig.4 Output voltage window spread.
2000 Jun 08
6
Philips Semiconductors
Objective specification
Battery power unit
TEA1202TS
When the output voltage becomes lower than the low limit
of the window, a corrective action is taken by a ramp-up of
the inductor current during a much longer time. As a result,
the DC current level is increased and normal PWM control
can continue. The output voltage (including ESR effect) is
again within the predefined window.
Undervoltage lockout
As a result of too high a load or disconnection of the input
power source, the output voltage can drop so low that
normal regulation cannot be guaranteed. In this event, the
device switches back to start-up mode. If the output
voltage drops even further, switching is stopped
completely.
Figure 4 shows the spread of the output voltage window.
The absolute value is mostly dependent on spread, while
the actual window size (Vh − Vl) is not affected. For one
specific device, the output voltage will not vary more
than 2% (typical value).
Shut-down
When the shut-down input is set HIGH, the DC/DC
converter disables both switches and power consumption
is reduced to a few microamperes.
In low output power situations, the TEA1202TS will switch
over to PFM (discontinuous conduction) operating mode.
In this mode, regulation information from an earlier PWM
operating mode is used. This results in optimum inductor
peak current levels in the PFM mode, which are slightly
larger than the inductor ripple current in the PWM mode.
As a result, the transition between PFM and PWM mode is
optimum under all circumstances. In the PFM mode the
TEA1202TS regulates the output voltage to the high
window limit as shown in Fig.3.
Power switches
The power switches in the IC are one N-type and one
P-type power MOSFET, both having a typical
drain-to-source resistance of 100 mΩ. The maximum
average current in the power switches is 1.0 A at
Tamb = 80 °C.
Temperature protection
When the DC/DC converter operates in the PWM mode,
and the die temperature gets too high (typical value is
160 °C), the converter and both LDOs stop operating.
They resume operation when the die temperature falls
below 90 °C again. As a result, low frequent cycling
between the on and off state will occur. It should be noted
that in the event of device temperatures at the cut-off limit,
the application differs strongly from maximum
specifications.
Synchronous rectification
For optimum efficiency over the whole load range,
synchronous rectifiers inside the TEA1202TS ensure that
during the whole second switching phase, all inductor
current will flow through the low-ohmic power MOSFETs.
Special circuitry is included which detects when the
inductor current reaches zero. Following this detection, the
digital controller switches off the power MOSFET and
proceeds with regulation.
Current limiters
Start-up
If the current in one of the power switches exceeds the
programmed limit in the PWM mode, the current ramp is
stopped immediately and the next switching phase is
entered. Current limiting is required to keep power
conversion efficient during temporary high loads.
Furthermore, current limiting protects the IC against
overload conditions, inductor saturation, etc.
Start-up from low input voltage in the boost mode is
realized by an independent start-up oscillator, which starts
switching the N-type power MOSFET as soon as the
low-battery detector detects a sufficiently high voltage.
The inductor current is limited internally to ensure
soft-starting. The switch actions of the start-up oscillator
will increase the output voltage. As soon as the output
voltage is high enough for normal regulation, the digital
control system takes control over the power MOSFETs.
2000 Jun 08
The current limiting level is set by an external resistor
which must be connected between pin ILIM and ground for
downconversion, or between pins ILIM and UPOUT/DNIN
for upconversion.
7
Philips Semiconductors
Objective specification
Battery power unit
TEA1202TS
External synchronization and PWM-only mode
Both LDOs are protected from overload conditions by a
current limiting circuit and high temperature
(see Section “Temperature protection”).
If an external high-frequency clock or a HIGH level is
applied to pin SYNC/PWM, the TEA1202TS will use PWM
regulation independent of the load applied.
Next to normal LDO functions, both regulators can be
switched off or can be used as switches. Each regulator
will act as a low-ohmic switch in the on-state when its
feedback input is connected to ground. When the
feedback input is higher than 2 V, the regulator will make
its power FET high-ohmic. So the feedback inputs of the
regulators can be used as digital inputs which make the
LDOs behave as switches.
In the event a high-frequency clock is applied, the
switching frequency in the PWM mode will be exactly that
frequency divided by 22. In the PWM mode the quiescent
current of the device increases.
In the event that no external synchronization or PWM
mode selection is necessary, pin SYNC/PWM must be
connected to ground.
Low battery detector
Behaviour at input voltage exceeding the specified
range
The low battery detector is an autonomous circuit which
can work at an input voltage down to 0.90 V. It is always
on, even when all other blocks are in the shut-down mode.
In general, an input voltage exceeding the specified range
is not recommended since instability may occur. There are
two exceptions:
The detector has two inputs: the input on pin LBI1 is tuned
to accept a 1-cell NiCd or NiMH battery voltage directly,
while the input on pin LBI2 can detect a 2-cell NiCd or
NiMH battery voltage or higher voltage. The detection level
of the input on pin LBI2 can be set by using a voltage
divider between the battery voltage, pin LBI2 and ground.
Hysteresis is included for proper operating. Furthermore, a
capacitor of 10 µF (typical value) must be connected
between pin LBI1 and ground when the input on pin LBI2
is used.
1. Upconversion: at an input voltage higher than the
target output voltage, but up to 5.5 V, the converter will
stop switching and the external Schottky diode will
take over. The output voltage will equal the input
voltage minus the diode voltage drop. Since all current
flows through the external diode in this situation, the
current limiting function is not active.
In the PWM mode, the P-type power MOSFET is
always on when the input voltage exceeds the target
output voltage. The internal synchronous rectifier
ensures that the inductor current does not fall below
zero. As a result, the achieved efficiency is higher in
this situation than standard PWM-controlled
converters achieve.
The output of the low battery detector on pin LBO is an
open-collector output. The output is high (i.e. no current is
sunk by the collector) when the input voltage of the
detector is below the lower detection level.
2. Downconversion: when the input voltage is lower than
the target output voltage, but higher than 2.2 V, the
P-type power MOSFET will stay conducting resulting
in an output voltage being equal to the input voltage
minus some resistive voltage drop. The current limiting
function remains active.
Low dropout voltage regulators
The low dropout voltage regulators are functionally equal
apart from the shut-down mechanism: LDO2 can be
controlled separately by pin SHDWN2, while LDO1 is
controlled by pin SHDWN0 like the DC/DC converter.
The input voltage of each LDO must be 250 mV higher
than its output voltage to achieve full specification on e.g.
ripple rejection. However, the parts will function like an
LDO down to a margin of 75 mV between input and output:
the so-called dropout voltage. At a lower margin between
input and output, the LDOs will behave like a resistor.
2000 Jun 08
8
Philips Semiconductors
Objective specification
Battery power unit
TEA1202TS
LIMITING VALUES
In accordance with the Absolute Maximum Rating System (IEC 60134).
SYMBOL
Vn
PARAMETER
CONDITIONS
voltage on any pin
MIN.
MAX.
UNIT
shut-down mode
−0.2
+6.5
V
operating mode
−0.2
+5.5
V
Tj
junction temperature
−40
+150
°C
Tamb
ambient temperature
−20
+80
°C
Tstg
storage temperature
−40
+125
°C
Ves
electrostatic handling voltage
notes 1 and 2
Class II
V
Note
1. ESD specification is in accordance with the JEDEC standard:
a) Human Body Model (HBM) tests are carried out by discharging a 100 pF capacitor through a 1.5 kΩ series
resistor.
b) Machine Model (MM) tests are carried out by discharging a 200 pF capacitor via a 0.75 µH series inductor.
2. Exception is pin ILIM: 1000 V HBM and 100 V MM.
THERMAL CHARACTERISTICS
SYMBOL
Rth(j-a)
PARAMETER
CONDITIONS
thermal resistance from junction to ambient
in free air
QUALITY SPECIFICATION
In accordance with “SNW-FQ-611 part E”.
2000 Jun 08
9
VALUE
UNIT
140
K/W
Philips Semiconductors
Objective specification
Battery power unit
TEA1202TS
CHARACTERISTICS
Tamb = −20 to +80 °C; all voltages are measured with respect to ground; positive currents flow into the IC; unless
otherwise specified.
SYMBOL
PARAMETER
CONDITIONS
MIN.
TYP.
MAX.
UNIT
DC/DC converter
UPCONVERSION; pin U/D = LOW
VI(up)
input voltage
VI(start)
−
5.50
V
VO(up)
output voltage
VO(uvlo)
−
5.50
V
VI(start)
start-up input voltage
IL < 10 mA
0.93
0.96
1.00
V
VO(uvlo)
undervoltage lockout voltage
note 1
2.0
2.2
2.4
V
note 2
VO(uvlo)
−
5.50
V
1.30
−
5.50
V
PWM mode
1.5
2.0
2.5
%
note 3
DOWNCONVERSION; pin U/D = HIGH
VI(dwn)
input voltage
VO(dwn)
output voltage
REGULATION
∆VO(wdw)
output voltage window size as
a function of output voltage
CURRENT LEVELS
Iq(DCDC)
quiescent current
−
110
−
µA
Ishdwn
current in shut-down mode
0
2
10
µA
Ilim(max)
maximum current limit
−
5
−
A
∆Ilim
current limit deviation
upconversion
−12
−
+12
%
downconversion
−12
−
+12
%
Tamb = 80 °C
−
−
1.0
A
ILX(max)
maximum continuous current
at pins LX1 and LX2
Ilim set to 1.0 A; note 4
POWER MOSFETS
RDSon(N)
drain-to-source on-state
resistance NFET
Tj = 27 °C
−
110
−
mΩ
RDSon(P)
drain-to-source on-state
resistance PFET
Tj = 27 °C
−
125
−
mΩ
efficiency upconversion
VI = 1.2 V; VO up to 3.3 V;
note 5
IL = 1 mA
−
66
−
%
IL = 10 mA
−
81
−
%
IL = 100 mA
−
85
−
%
480
600
720
kHz
6
13
20
MHz
−
10
−
ms
EFFICIENCY
η
TIMING
fsw
switching frequency
fi(sync)
synchronization clock input
frequency
tstart
start-up time
2000 Jun 08
PWM mode
note 6
10
Philips Semiconductors
Objective specification
Battery power unit
SYMBOL
TEA1202TS
PARAMETER
CONDITIONS
MIN.
TYP.
MAX.
UNIT
DIGITAL INPUT LEVELS
0
−
0.4
on pins SYNC/PWM,
SHDWN0 and SHDWN2
0.55V4
−
V4 + 0.3 V
all other digital input pins
V4 − 0.4 −
V4 + 0.3 V
VlL(n)
LOW-level input voltage on all
digital pins
VIH(n)
HIGH-level input voltage
V
note 7
Low dropout voltage regulators; note 8
VLDO
output voltage range
VLDO < V4 + 0.4 V
1.30
−
5.50
V
Vdropout
dropout voltage
ILDO = 50 mA; note 9
−
−
75
mV
Vdrop
minimum drop voltage for
functionality within
specification
ILDO = 50 mA
250
−
−
mV
ILDO(max)
maximum output current
in regulation
−
50
−
mA
∆VLDO
output voltage accuracy
VI − VLDO = 2 V; ILDO = 10 µA
−2.0
−
+2.0
%
∆Vline
line voltage regulation
VI − VLDO > Vdrop
−
−
1
mV
∆Vload
load voltage regulation
10 µA < ILDO < 50 mA
−
−
1
mV
PSRR
power supply ripple rejection
note 10
25
−
−
dB
tres
response time
after load step from no load to
ILDO(max)
−
200
−
µs
Iq(LDO)
quiescent current
−
50
−
µA
Ishdwn(LDO)
shut-down current
−
−
1
µA
SWITCH CIRCUIT
RDSon
drain-to-source resistance in
switched-on state
VFB1,2 > 2 V; Tj = 27 °C
−
200
−
mΩ
IO(max)
maximum output current in
switched-on state
VFB1,2 > 2 V
0.40
0.45
0.50
A
Low battery detector
ILBD
supply current of detector
VI = 0.9 V
−
20
−
µA
tt(HL)
transition time
falling Vbat
−
2
−
µs
falling Vbat
0.88
0.90
0.92
V
DETECTION INPUT PIN LBI1
Vdet
low battery detection level
Vhys
low battery detection
hysteresis
36
40
44
mV
TCVdet
temperature coefficient of
detection level
−
0
−
mV/K
TCVhys
temperature coefficient of
detection hysteresis
−
0.175
−
mV/K
15
−
−
µA
DETECTION OUTPUT PIN LB0
IO(sink)
2000 Jun 08
output sink current
11
Philips Semiconductors
Objective specification
Battery power unit
SYMBOL
PARAMETER
TEA1202TS
CONDITIONS
MIN.
TYP.
MAX.
UNIT
General characteristics
Vref
reference voltage
Iq
quiescent current at
pin UPOUT/DNIN
1.165
1.190
1.215
V
−
270
−
µA
Tamb
ambient temperature
−20
+25
+80
°C
Tmax
internal temperature for cut-off
150
160
170
°C
all blocks operating
Notes
1. The undervoltage lockout level shows wide specification limits since it decreases at increasing temperature. When
the temperature increases, the minimum supply voltage of the digital control part of the IC decreases and therefore
the correct operation of this function is guaranteed over the whole temperature range. The undervoltage lockout level
is measured at pin UPOUT/DNIN.
2. When VI is lower than the target output voltage but higher than 2.2 V, the P-type power MOSFET will remain
conducting (duty factor is 100%), resulting in VO following VI.
3. The quiescent current is specified as the input current in the upconversion configuration at VI = 1.20 V and
VO = 3.30 V, using L1 = 6.8 µH, R1 = 150 kΩ and R2 = 91 kΩ.
4. The current limit is defined by resistor R10. This resistor must be 1% accurate.
5. The specified efficiency is valid when using an output capacitor having an ESR of 0.1 Ω and an inductor of 6.8 µH
with an ESR of 0.05 Ω and a sufficient saturation current level.
6. The specified start-up time is the time between the connection of a 1.20 V input voltage source and the moment the
output reaches 3.30 V. The output capacitance equals 100 µF, the inductance equals 6.8 µH and no load is present.
7. V4 is the voltage at pin UPOUT/DNIN. If the applied HIGH-level voltage is less than V4 − 1 V, the quiescent current
of the device will increase.
8. Specifications have been verified in the PFM mode.
9. The dropout voltage is defined as the voltage between the input and the output of the LDO when the output voltage
has dropped 100 mV below its nominal value. The dropout voltage is measured while the LDO input voltage is
decreasing and at maximum current.
10. Measured with a sine wave at fi = 100 Hz to 1 MHz, Vi = 100 mV (RMS) and ILDO = 10 mA.
2000 Jun 08
12
Philips Semiconductors
Objective specification
Battery power unit
TEA1202TS
APPLICATION INFORMATION
handbook, full pagewidth
DC/DC
output
DC/DC
UPCONVERTER
regulator 1
output
LDO1
TEA1202TS
regulator 2
output
low battery
detection
LDO2
LOW BATTERY
DETECTOR
equivalent block diagram
D1
L1
C1
LX1 1
5
LX2
4
IN2
20
LBI2
R7
LBO
low battery
detection
U/D
SYNC/PWM
DC/DC
shut-down
SHDWN0
regulator 2
shut-down
SHDWN2
Vref
C5
UPOUT/DNIN
DC/DC
output
FB0
C2
R2
13
12
6
14
OUT1
regulator 1
output
R3
7
19
TEA1202TS
external
clock
R10
R1
11
16
LBI1
ILIM
FB1
C3
R4
18
2
10
OUT2
regulator 2
output
R5
3
15
9
8
GND
FB2
C4
17
R6
GND0
MGU063
Fig.5 Application in 1-cell NiCd or NiMH battery powered equipment.
2000 Jun 08
13
Philips Semiconductors
Objective specification
Battery power unit
TEA1202TS
handbook, full pagewidth
DC/DC
output
DC/DC
UPCONVERTER
regulator 1
output
LDO1
TEA1202TS
regulator 2
output
low battery
detection
LDO2
LOW BATTERY
DETECTOR
equivalent block diagram
D1
L1
LX1
LX2
IN2
C1
LBI1
R8
5
20
4
ILIM
R10
UPOUT/DNIN
DC/DC
output
R1
11
13
16
FB0
C2
C6
R2
LBI2
R7
1
R9
U/D
12
6
19
OUT1
R3
TEA1202TS
low battery
detection
LBO
external
clock
SYNC/PWM
DC/DC
shut-down
SHDWN0
regulator 2
shut-down
SHDWN2
14
regulator 1
output
7
FB1
C3
R4
Vref
C5
18
2
10
OUT2
regulator 2
output
R5
3
15
9
8
GND
FB2
C4
17
R6
GND0
MGU064
Fig.6 Application in 2-cell NiCd or NiMH battery powered equipment.
2000 Jun 08
14
Philips Semiconductors
Objective specification
Battery power unit
TEA1202TS
control
regulator 1 switch
handbook, full pagewidth
DC/DC
output
DC/DC
UPCONVERTER
TEA1202TS
SWITCH
LDO1
output
regulator 1
switch
LDO2
regulator 2
output
LOW BATTERY
DETECTOR
low battery
detection
equivalent block diagram
D1
L1
LX1 1
LX2
IN2
C1
LBI1
R8
20
4
R10
UPOUT/DNIN
DC/DC
output
R1
11
13
16
FB0
C2
R2
R9
U/D
12
TEA1202TS
19
6
LBO
low battery
detection
SYNC/PWM
SHDWN0
SHDWN2
Vref
C5
OUT1
output
regulator 1
switch
FB1
control
regulator 1
switch
OUT2
regulator 2
output
14
7
external
clock
ILIM
C6
LBI2
R7
5
18
2
10
R5
3
15
9
8
GND
FB2
C4
17
R6
GND0
MGU065
Fig.7
Application in 2-cell NiCd or NiMH battery powered equipment with autonomous shut-down at low battery
voltage and using LDO1 as a switch.
2000 Jun 08
15
Philips Semiconductors
Objective specification
Battery power unit
TEA1202TS
handbook, full pagewidth
DC/DC
output
DC/DC
DOWNCONVERTER
LDO1
regulator 1
output
LDO2
regulator 2
output
TEA1202TS
LOW BATTERY
DETECTOR
low battery
detection
equivalent block diagram
5
UPOUT/DNIN
4
20
IN2 11
C1
LBI1
1
ILIM
R10
LX2
LX1
L1
D1
13
C6
16
DC/DC
output
R1
FB0
C2
R8
LBI2
R7
R9
U/D
R2
12
19
6
OUT1
TEA1202TS
low battery
detection
LBO
external
clock
SYNC/PWM
DC/DC
shut-down
SHDWN0
regulator 2
shut-down
SHDWN2
Vref
C5
R3
7
14
regulator 1
output
FB1
C3
R4
18
2
10
OUT2
regulator 2
output
R5
3
15
9
8
GND
FB2
17
GND0
C4
R6
MGU066
Fig.8 Application in 3-cell NiCd or NiMH and 1-cell Li-Ion battery powered equipment.
2000 Jun 08
16
Philips Semiconductors
Objective specification
Battery power unit
TEA1202TS
External component selection
CURRENT LIMITING RESISTOR R10
INDUCTOR L1
The maximum instantaneous current is set by the external
resistor R10. The preferred type is SMD, 1% accurate.
The performance of the TEA1202TS is not very sensitive
to inductance value. The best efficiency performance over
a wide load current range is achieved by using an
inductance of 6.8 µH e.g. TDK SLF7032 or Coilcraft
DO1608 range.
The connection of resistor R10 differs for each mode:
• At upconversion: resistor R10 must be connected
between pins ILIM and UPOUT/DNIN; the current
320
limiting level is defined by: I Iim = ----------R10
DC/DC INPUT CAPACITOR C1
• At downconversion: resistor R10 must be connected
between pins ILIM and GND0; the current limiting level
300
is defined by: I Iim = ----------R10
The value of C1 strongly depends on the type of input
source. In general, a 100 µF tantalum capacitor is
sufficient.
DC/DC OUTPUT CAPACITOR C2
The average inductor current during limited current
operation also depends on the inductance value, input
voltage, output voltage and resistive losses in all
components in the power path. Ensure that
Ilim < Isat (saturation current) of the inductor.
The value and type of C2 depends on the maximum output
current and the ripple voltage which is allowed in the
application. Low-ESR tantalum capacitors show good
results. The most important specification of C2 is its ESR,
which mainly determines output voltage ripple.
REFERENCE VOLTAGE DECOUPLING CAPACITOR C5
DIODE D1
Optionally, a decoupling capacitor can be connected
between pin Vref and ground in order to achieve a lower
noise level of the output voltages of the LDO. The best
choice for C5 is a ceramic multilayer capacitor of
approximately 100 nF.
The Schottky diode is only used for short time during
takeover from N-type power MOSFET and P-type power
MOSFET and vice versa. Therefore, a medium-power
diode is sufficient in most applications e.g. Philips
PRLL5819.
LDO OUTPUT CAPACITORS C3 AND C4
FEEDBACK RESISTORS R1 AND R2
A typical LDO output capacitor is a ceramic multilayer
capacitor of 2.2 µF, e.g. GRM40X5R225K6.3 of Murata.
The ESR of the output capacitor must be between
10 and 100 mΩ to achieve stability and the specified
transient response.
The output voltage of the DC/DC converter is determined
by the resistors R1 and R2. The following conditions
apply:
• Use a 1% accurate SMD type resistors only. If larger
body resistors are used, the capacitance on pin FB0 will
be too large, causing inaccurate operation.
• Resistors R1 and R2 should have a maximum value of
50 kΩ when connected in parallel. A higher value will
result in inaccurate operation.
Under these conditions, the output voltage can be
calculated by the formula:
R1
V O = V ref ×  1 + -------- 

R2 
2000 Jun 08
17
Philips Semiconductors
Objective specification
Battery power unit
TEA1202TS
LDO FEEDBACK RESISTORS R3, R4, R5 AND R6
LOW BATTERY DETECTOR COMPONENTS R7, R8, R9 AND C6
The output voltage of each LDO can be set by the external
feedback resistors. Their values can be derived from the
formulae:
Resistor R7 is connected between pin LBO and the input
or output pin and must be 330 kΩ or higher.
A 1-cell NiCd or NiMH battery can be connected directly to
pin LBI1.
R3
V O = V ref ×  1 + -------- 

R4 
A higher battery voltage must be applied to pin LBI2 using
a divider circuit with resistor R8 and R9. In that situation,
capacitor C6 (10 µF) must be connected between pin LBI1
and ground. The low-battery detection level for a higher
battery voltage can be set by the resistors at pin LBI2
using the formula:
R5
V O = V ref ×  1 + -------- 

R6 
The maximum value for each of the LDO feedback
resistors is 500 kΩ.
R8
V LBI2 = 0.90 ×  1 + --------
R9
2000 Jun 08
18
Philips Semiconductors
Objective specification
Battery power unit
TEA1202TS
PACKAGE OUTLINE
SSOP20: plastic shrink small outline package; 20 leads; body width 4.4 mm
D
SOT266-1
E
A
X
c
y
HE
v M A
Z
11
20
Q
A2
A
(A 3)
A1
pin 1 index
θ
Lp
L
1
10
detail X
w M
bp
e
0
2.5
5 mm
scale
DIMENSIONS (mm are the original dimensions)
UNIT
A
max.
A1
A2
A3
bp
c
D (1)
E (1)
e
HE
L
Lp
Q
v
w
y
Z (1)
θ
mm
1.5
0.15
0
1.4
1.2
0.25
0.32
0.20
0.20
0.13
6.6
6.4
4.5
4.3
0.65
6.6
6.2
1.0
0.75
0.45
0.65
0.45
0.2
0.13
0.1
0.48
0.18
10
0o
Note
1. Plastic or metal protrusions of 0.20 mm maximum per side are not included.
OUTLINE
VERSION
SOT266-1
2000 Jun 08
REFERENCES
IEC
JEDEC
EIAJ
EUROPEAN
PROJECTION
ISSUE DATE
95-02-22
99-12-27
MO-152
19
o
Philips Semiconductors
Objective specification
Battery power unit
TEA1202TS
SOLDERING
If wave soldering is used the following conditions must be
observed for optimal results:
Introduction to soldering surface mount packages
• Use a double-wave soldering method comprising a
turbulent wave with high upward pressure followed by a
smooth laminar wave.
This text gives a very brief insight to a complex technology.
A more in-depth account of soldering ICs can be found in
our “Data Handbook IC26; Integrated Circuit Packages”
(document order number 9398 652 90011).
• For packages with leads on two sides and a pitch (e):
– larger than or equal to 1.27 mm, the footprint
longitudinal axis is preferred to be parallel to the
transport direction of the printed-circuit board;
There is no soldering method that is ideal for all surface
mount IC packages. Wave soldering is not always suitable
for surface mount ICs, or for printed-circuit boards with
high population densities. In these situations reflow
soldering is often used.
– smaller than 1.27 mm, the footprint longitudinal axis
must be parallel to the transport direction of the
printed-circuit board.
Reflow soldering
The footprint must incorporate solder thieves at the
downstream end.
Reflow soldering requires solder paste (a suspension of
fine solder particles, flux and binding agent) to be applied
to the printed-circuit board by screen printing, stencilling or
pressure-syringe dispensing before package placement.
• For packages with leads on four sides, the footprint must
be placed at a 45° angle to the transport direction of the
printed-circuit board. The footprint must incorporate
solder thieves downstream and at the side corners.
Several methods exist for reflowing; for example,
infrared/convection heating in a conveyor type oven.
Throughput times (preheating, soldering and cooling) vary
between 100 and 200 seconds depending on heating
method.
During placement and before soldering, the package must
be fixed with a droplet of adhesive. The adhesive can be
applied by screen printing, pin transfer or syringe
dispensing. The package can be soldered after the
adhesive is cured.
Typical reflow peak temperatures range from
215 to 250 °C. The top-surface temperature of the
packages should preferable be kept below 230 °C.
Typical dwell time is 4 seconds at 250 °C.
A mildly-activated flux will eliminate the need for removal
of corrosive residues in most applications.
Wave soldering
Manual soldering
Conventional single wave soldering is not recommended
for surface mount devices (SMDs) or printed-circuit boards
with a high component density, as solder bridging and
non-wetting can present major problems.
Fix the component by first soldering two
diagonally-opposite end leads. Use a low voltage (24 V or
less) soldering iron applied to the flat part of the lead.
Contact time must be limited to 10 seconds at up to
300 °C.
To overcome these problems the double-wave soldering
method was specifically developed.
When using a dedicated tool, all other leads can be
soldered in one operation within 2 to 5 seconds between
270 and 320 °C.
2000 Jun 08
20
Philips Semiconductors
Objective specification
Battery power unit
TEA1202TS
Suitability of surface mount IC packages for wave and reflow soldering methods
SOLDERING METHOD
PACKAGE
WAVE
BGA, LFBGA, SQFP, TFBGA
not suitable
suitable(2)
HBCC, HLQFP, HSQFP, HSOP, HTQFP, HTSSOP, SMS
not
PLCC(3), SO, SOJ
suitable
LQFP, QFP, TQFP
SSOP, TSSOP, VSO
REFLOW(1)
suitable
suitable
suitable
not
recommended(3)(4)
suitable
not
recommended(5)
suitable
Notes
1. All surface mount (SMD) packages are moisture sensitive. Depending upon the moisture content, the maximum
temperature (with respect to time) and body size of the package, there is a risk that internal or external package
cracks may occur due to vaporization of the moisture in them (the so called popcorn effect). For details, refer to the
Drypack information in the “Data Handbook IC26; Integrated Circuit Packages; Section: Packing Methods”.
2. These packages are not suitable for wave soldering as a solder joint between the printed-circuit board and heatsink
(at bottom version) can not be achieved, and as solder may stick to the heatsink (on top version).
3. If wave soldering is considered, then the package must be placed at a 45° angle to the solder wave direction.
The package footprint must incorporate solder thieves downstream and at the side corners.
4. Wave soldering is only suitable for LQFP, TQFP and QFP packages with a pitch (e) equal to or larger than 0.8 mm;
it is definitely not suitable for packages with a pitch (e) equal to or smaller than 0.65 mm.
5. Wave soldering is only suitable for SSOP and TSSOP packages with a pitch (e) equal to or larger than 0.65 mm; it is
definitely not suitable for packages with a pitch (e) equal to or smaller than 0.5 mm.
2000 Jun 08
21
Philips Semiconductors
Objective specification
Battery power unit
TEA1202TS
DATA SHEET STATUS
DATA SHEET STATUS
PRODUCT
STATUS
DEFINITIONS (1)
Objective specification
Development
This data sheet contains the design target or goal specifications for
product development. Specification may change in any manner without
notice.
Preliminary specification
Qualification
This data sheet contains preliminary data, and supplementary data will be
published at a later date. Philips Semiconductors reserves the right to
make changes at any time without notice in order to improve design and
supply the best possible product.
Product specification
Production
This data sheet contains final specifications. Philips Semiconductors
reserves the right to make changes at any time without notice in order to
improve design and supply the best possible product.
Note
1. Please consult the most recently issued data sheet before initiating or completing a design.
DEFINITIONS
DISCLAIMERS
Short-form specification  The data in a short-form
specification is extracted from a full data sheet with the
same type number and title. For detailed information see
the relevant data sheet or data handbook.
Life support applications  These products are not
designed for use in life support appliances, devices, or
systems where malfunction of these products can
reasonably be expected to result in personal injury. Philips
Semiconductors customers using or selling these products
for use in such applications do so at their own risk and
agree to fully indemnify Philips Semiconductors for any
damages resulting from such application.
Limiting values definition  Limiting values given are in
accordance with the Absolute Maximum Rating System
(IEC 60134). Stress above one or more of the limiting
values may cause permanent damage to the device.
These are stress ratings only and operation of the device
at these or at any other conditions above those given in the
Characteristics sections of the specification is not implied.
Exposure to limiting values for extended periods may
affect device reliability.
Right to make changes  Philips Semiconductors
reserves the right to make changes, without notice, in the
products, including circuits, standard cells, and/or
software, described or contained herein in order to
improve design and/or performance. Philips
Semiconductors assumes no responsibility or liability for
the use of any of these products, conveys no licence or title
under any patent, copyright, or mask work right to these
products, and makes no representations or warranties that
these products are free from patent, copyright, or mask
work right infringement, unless otherwise specified.
Application information  Applications that are
described herein for any of these products are for
illustrative purposes only. Philips Semiconductors make
no representation or warranty that such applications will be
suitable for the specified use without further testing or
modification.
2000 Jun 08
22
Philips Semiconductors
Objective specification
Battery power unit
TEA1202TS
NOTES
2000 Jun 08
23
Philips Semiconductors – a worldwide company
Argentina: see South America
Australia: 3 Figtree Drive, HOMEBUSH, NSW 2140,
Tel. +61 2 9704 8141, Fax. +61 2 9704 8139
Austria: Computerstr. 6, A-1101 WIEN, P.O. Box 213,
Tel. +43 1 60 101 1248, Fax. +43 1 60 101 1210
Belarus: Hotel Minsk Business Center, Bld. 3, r. 1211, Volodarski Str. 6,
220050 MINSK, Tel. +375 172 20 0733, Fax. +375 172 20 0773
Belgium: see The Netherlands
Brazil: see South America
Bulgaria: Philips Bulgaria Ltd., Energoproject, 15th floor,
51 James Bourchier Blvd., 1407 SOFIA,
Tel. +359 2 68 9211, Fax. +359 2 68 9102
Canada: PHILIPS SEMICONDUCTORS/COMPONENTS,
Tel. +1 800 234 7381, Fax. +1 800 943 0087
China/Hong Kong: 501 Hong Kong Industrial Technology Centre,
72 Tat Chee Avenue, Kowloon Tong, HONG KONG,
Tel. +852 2319 7888, Fax. +852 2319 7700
Colombia: see South America
Czech Republic: see Austria
Denmark: Sydhavnsgade 23, 1780 COPENHAGEN V,
Tel. +45 33 29 3333, Fax. +45 33 29 3905
Finland: Sinikalliontie 3, FIN-02630 ESPOO,
Tel. +358 9 615 800, Fax. +358 9 6158 0920
France: 51 Rue Carnot, BP317, 92156 SURESNES Cedex,
Tel. +33 1 4099 6161, Fax. +33 1 4099 6427
Germany: Hammerbrookstraße 69, D-20097 HAMBURG,
Tel. +49 40 2353 60, Fax. +49 40 2353 6300
Hungary: see Austria
India: Philips INDIA Ltd, Band Box Building, 2nd floor,
254-D, Dr. Annie Besant Road, Worli, MUMBAI 400 025,
Tel. +91 22 493 8541, Fax. +91 22 493 0966
Indonesia: PT Philips Development Corporation, Semiconductors Division,
Gedung Philips, Jl. Buncit Raya Kav.99-100, JAKARTA 12510,
Tel. +62 21 794 0040 ext. 2501, Fax. +62 21 794 0080
Ireland: Newstead, Clonskeagh, DUBLIN 14,
Tel. +353 1 7640 000, Fax. +353 1 7640 200
Israel: RAPAC Electronics, 7 Kehilat Saloniki St, PO Box 18053,
TEL AVIV 61180, Tel. +972 3 645 0444, Fax. +972 3 649 1007
Italy: PHILIPS SEMICONDUCTORS, Via Casati, 23 - 20052 MONZA (MI),
Tel. +39 039 203 6838, Fax +39 039 203 6800
Japan: Philips Bldg 13-37, Kohnan 2-chome, Minato-ku,
TOKYO 108-8507, Tel. +81 3 3740 5130, Fax. +81 3 3740 5057
Korea: Philips House, 260-199 Itaewon-dong, Yongsan-ku, SEOUL,
Tel. +82 2 709 1412, Fax. +82 2 709 1415
Malaysia: No. 76 Jalan Universiti, 46200 PETALING JAYA, SELANGOR,
Tel. +60 3 750 5214, Fax. +60 3 757 4880
Mexico: 5900 Gateway East, Suite 200, EL PASO, TEXAS 79905,
Tel. +9-5 800 234 7381, Fax +9-5 800 943 0087
Middle East: see Italy
Netherlands: Postbus 90050, 5600 PB EINDHOVEN, Bldg. VB,
Tel. +31 40 27 82785, Fax. +31 40 27 88399
New Zealand: 2 Wagener Place, C.P.O. Box 1041, AUCKLAND,
Tel. +64 9 849 4160, Fax. +64 9 849 7811
Norway: Box 1, Manglerud 0612, OSLO,
Tel. +47 22 74 8000, Fax. +47 22 74 8341
Pakistan: see Singapore
Philippines: Philips Semiconductors Philippines Inc.,
106 Valero St. Salcedo Village, P.O. Box 2108 MCC, MAKATI,
Metro MANILA, Tel. +63 2 816 6380, Fax. +63 2 817 3474
Poland: Al.Jerozolimskie 195 B, 02-222 WARSAW,
Tel. +48 22 5710 000, Fax. +48 22 5710 001
Portugal: see Spain
Romania: see Italy
Russia: Philips Russia, Ul. Usatcheva 35A, 119048 MOSCOW,
Tel. +7 095 755 6918, Fax. +7 095 755 6919
Singapore: Lorong 1, Toa Payoh, SINGAPORE 319762,
Tel. +65 350 2538, Fax. +65 251 6500
Slovakia: see Austria
Slovenia: see Italy
South Africa: S.A. PHILIPS Pty Ltd., 195-215 Main Road Martindale,
2092 JOHANNESBURG, P.O. Box 58088 Newville 2114,
Tel. +27 11 471 5401, Fax. +27 11 471 5398
South America: Al. Vicente Pinzon, 173, 6th floor,
04547-130 SÃO PAULO, SP, Brazil,
Tel. +55 11 821 2333, Fax. +55 11 821 2382
Spain: Balmes 22, 08007 BARCELONA,
Tel. +34 93 301 6312, Fax. +34 93 301 4107
Sweden: Kottbygatan 7, Akalla, S-16485 STOCKHOLM,
Tel. +46 8 5985 2000, Fax. +46 8 5985 2745
Switzerland: Allmendstrasse 140, CH-8027 ZÜRICH,
Tel. +41 1 488 2741 Fax. +41 1 488 3263
Taiwan: Philips Semiconductors, 6F, No. 96, Chien Kuo N. Rd., Sec. 1,
TAIPEI, Taiwan Tel. +886 2 2134 2886, Fax. +886 2 2134 2874
Thailand: PHILIPS ELECTRONICS (THAILAND) Ltd.,
209/2 Sanpavuth-Bangna Road Prakanong, BANGKOK 10260,
Tel. +66 2 745 4090, Fax. +66 2 398 0793
Turkey: Yukari Dudullu, Org. San. Blg., 2.Cad. Nr. 28 81260 Umraniye,
ISTANBUL, Tel. +90 216 522 1500, Fax. +90 216 522 1813
Ukraine: PHILIPS UKRAINE, 4 Patrice Lumumba str., Building B, Floor 7,
252042 KIEV, Tel. +380 44 264 2776, Fax. +380 44 268 0461
United Kingdom: Philips Semiconductors Ltd., 276 Bath Road, Hayes,
MIDDLESEX UB3 5BX, Tel. +44 208 730 5000, Fax. +44 208 754 8421
United States: 811 East Arques Avenue, SUNNYVALE, CA 94088-3409,
Tel. +1 800 234 7381, Fax. +1 800 943 0087
Uruguay: see South America
Vietnam: see Singapore
Yugoslavia: PHILIPS, Trg N. Pasica 5/v, 11000 BEOGRAD,
Tel. +381 11 3341 299, Fax.+381 11 3342 553
For all other countries apply to: Philips Semiconductors,
International Marketing & Sales Communications, Building BE-p, P.O. Box 218,
5600 MD EINDHOVEN, The Netherlands, Fax. +31 40 27 24825
Internet: http://www.semiconductors.philips.com
SCA 69
© Philips Electronics N.V. 2000
All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner.
The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed
without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license
under patent- or other industrial or intellectual property rights.
Printed in The Netherlands
403502/25/01/pp24
Date of release: 2000
Jun 08
Document order number:
9397 750 06773