Back 1/2.7-type Interline Color CCD Area Sensor with 1 310 k Pixels LZ23J3V DESCRIPTION PIN CONNECTIONS The LZ23J3V is a 1/2.7-type (6.72 mm) solid-state image sensor that consists of PN photo-diodes and CCDs (charge-coupled devices). With approximately 1 310 000 pixels (1 344 horizontal x 971 vertical), the sensor provides a stable highresolution color image. 16-PIN SHRINK-PITCH WDIP OD 1 FEATURES • • • • • • • • • • • • • • • • LZ23J3V Optical size : 6.72 mm (aspect ratio 4 : 3) Interline scan format Square pixel Number of effective pixels : 1 292 (H) x 966 (V) Number of optical black pixels – Horizontal : 3 front and 49 rear – Vertical : 3 front and 2 rear Number of dummy bits – Horizontal : 28 – Vertical : 2 Pixel pitch : 4.2 µm (H) x 4.2 µm (V) R, G, and B primary color mosaic filters Supports monitoring mode Low fixed-pattern noise and lag No burn-in and no image distortion Blooming suppression structure Built-in output amplifier Built-in overflow drain voltage circuit and reset gate voltage circuit Variable electronic shutter Package : 16-pin shrink-pitch WDIP [Plastic] (WDIP016-P-0500C) Row space : 12.70 mm TOP VIEW 16 OS GND 2 15 GND OFD 3 14 ØV1A PW 4 13 ØV1B ØRS 5 12 ØV2 NC 6 11 ØV3A ØH1 7 10 ØV3B ØH2 8 9 ØV4 (WDIP016-P-0500C) PRECAUTIONS • The exit pupil position of lens should be 15 to 50 mm from the top surface of the CCD. • Refer to "PRECAUTIONS FOR CCD AREA SENSORS" for details. In the absence of confirmation by device specification sheets, SHARP takes no responsibility for any defects that may occur in equipment using any SHARP devices shown in catalogs, data books, etc. Contact SHARP in order to obtain the latest device specification sheets before using any SHARP device. 1 LZ23J3V PIN DESCRIPTION SYMBOL PIN NAME OD Output transistor drain OS ØRS Output signals ØV1A, ØV1B, ØV2, ØV3A, ØV3B, ØV4 Vertical shift register clock ØH1, ØH2 Horizontal shift register clock Reset transistor clock OFD Overflow drain PW GND P-well Ground NC No connection ABSOLUTE MAXIMUM RATINGS (TA = +25 ˚C) SYMBOL VOD RATING 0 to +18 UNIT V NOTE VOFD VØRS Internal output Internal output V V 1 2 Vertical shift register clock voltage VØV Horizontal shift register clock voltage VØH VPW to +18 –0.3 to +12 V V Voltage difference between P-well and vertical clock VPW-VØV –29 to 0 V Voltage difference between vertical clocks Storage temperature VØV-VØV TSTG 0 to +17 –40 to +85 V ˚C TOPR –20 to +70 ˚C PARAMETER Output transistor drain voltage Overflow drain voltage Reset gate clock voltage Ambient operating temperature 3 NOTES : 1. Do not connect to DC voltage directly. When OFD is connected to GND, connect VOD to GND. Overflow drain clock is applied below 33 Vp-p. 2. Do not connect to DC voltage directly. When ØRS is connected to GND, connect VOD to GND. Reset gate clock is applied below 8 Vp-p. 3. When clock width is below 10 µs, and clock duty factor is below 0.1%, voltage difference between vertical clocks will be below 28 V. 2 LZ23J3V RECOMMENDED OPERATING CONDITIONS PARAMETER Ambient operating temperature SYMBOL TOPR MIN. TYP. 25.0 MAX. UNIT ˚C Output transistor drain voltage Overflow drain clock p-p level VOD 15.0 15.5 16.0 V VØOFD 28.0 30.0 32.0 V 1 Ground P-well voltage GND VPW VØVL V V 2 –7.5 V LOW level Vertical shift register clock INTERMEDIATE level HIGH level VØV1AL, VØV1BL, VØV2L VØV3AL, VØV3BL, VØV4L 0.0 –10.0 –8.5 VØV1AI, VØV1BI, VØV2I VØV3AI, VØV3BI, VØV4I VØV1AH, VØV1BH –8.0 0.0 V 15.0 15.5 16.0 V –0.05 0.0 0.05 V Horizontal shift LOW level VØV3AH, VØV3BH VØH1L, VØH2L register clock HIGH level VØH1H, VØH2H 4.5 5.0 5.5 V VØRS 4.5 5.0 5.5 V Reset gate clock p-p level Vertical shift register clock frequency Horizontal shift register clock frequency fØV1A, fØV1B, fØV2 fØV3A, fØV3B, fØV4 fØH1, fØH2 7.87 kHz 12.27 MHz fØRS 12.27 MHz Reset gate clock frequency NOTE 1 NOTES : 1. Use the circuit parameter indicated in "SYSTEM CONFIGURATION EXAMPLE", and do not connect to DC voltage directly. 2. VPW is set below VØVL that is low level of vertical shift register clock, or is used with the same power supply that is connected to VL of V driver IC. * To apply power, first connect GND and then turn on VOD. After turning on VOD, turn on PW first and then turn on other powers and pulses. Do not connect the device to or disconnect it from the plug socket while power is being applied. 3 LZ23J3V CHARACTERISTICS (Drive method : 1/30 s frame accumulation) (TA = +25 ˚C, Operating conditions : The typical values specified in "RECOMMENDED OPERATING CONDITIONS". Color temperature of light source : 3 200 K, IR cut-off filter (CM-500, 1 mmt) is used.) PARAMETER Standard output voltage SYMBOL VO Photo response non-uniformity PRNU Saturation output voltage VSAT Dark output voltage VDARK Dark signal non-uniformity DSNU Sensitivity (green channel) Smear ratio R SMR Image lag Blooming suppression ratio Output transistor drain current MIN. TYP. 150 470 550 340 420 mV 5 10 140 UNIT mV NOTE 2 % 3 mV 4 0.5 0.5 3.0 2.0 mV mV 1, 6 1, 7 200 –75 –65 mV dB 8 9 1.0 % AI ABL IOD MAX. 500 10 11 4.0 8.0 mA NOTES : • Within the recommended operating conditions of VOD, VOFD of the internal output satisfies with ABL larger than 500 times exposure of the standard exposure conditions, and VSAT larger than 340 mV. 1. TA = +60 ˚C 2. The average output voltage of G signal under uniform illumination. The standard exposure conditions are defined as when Vo is 150 mV. 3. The image area is divided into 10 x 10 segments under the standard exposure conditions. Each segment's voltage is the average output voltage of all pixels within the segment. PRNU is defined by (Vmax – Vmin)/Vo, where Vmax and Vmin are the maximum and minimum values of each segment's voltage respectively. 4. The image area is divided into 10 x 10 segments. Each segment's voltage is the average output voltage of all pixels within the segment. VSAT is the minimum segment's voltage under 10 times exposure of the standard exposure conditions. The operation of OFDC is high. (for still image capturing) 5. The image area is divided into 10 x 10 segments. Each segment's voltage is the average output voltage of all pixels within the segment. VSAT is the minimum segment's voltage under 10 times exposure of the standard exposure conditions. The operation of OFDC is low. 6. The average output voltage under non-exposure conditions. 7. The image area is divided into 10 x 10 segments under non-exposure conditions. DSNU is defined by (Vdmax – Vdmin), where Vdmax and Vdmin are the maximum and minimum values of each segment's voltage respectively. 8. The average output voltage of G signal when a 1 000 lux light source with a 90% reflector is imaged by a lens of F4, f50 mm. 9. The sensor is exposed only in the central area of V/10 square with a lens at F4, where V is the vertical image size. SMR is defined by the ratio of the output voltage detected during the vertical blanking period to the maximum output voltage in the V/10 square. 10. The sensor is exposed at the exposure level corresponding to the standard conditions. AI is defined by the ratio of the output voltage measured at the 1st field during the non-exposure period to the standard output voltage. 11. The sensor is exposed only in the central area of V/10 square, where V is the vertical image size. ABL is defined by the ratio of the exposure at the standard conditions to the exposure at a point where blooming is observed. 4 LZ23J3V PIXEL STRUCTURE yyyyyyyyy ,,,,,,,,, ,,,,,,,,, yyyyyyyyy ,,,,,,,,, yyyyyyyyy ,,,,,,,,, yyyyyyyyy ,,,,,,,,, yyyyyyyyy ,,,,,,,,, yyyyyyyyy ,,,,,,,,, yyyyyyyyy OPTICAL BLACK (2 PIXELS) OPTICAL BLACK (3 PIXELS) OPTICAL BLACK (49 PIXELS) 1 292 (H) x 966 (V) 1 pin OPTICAL BLACK (3 PIXELS) COLOR FILTER ARRAY (1, 966) Pin arrangement of the vertical readout clock (1 292, 966) ØV3A G B G B G B G B G B ØV1B R G R G R G R G R G ØV3B G B G B G B G B G B ØV1A R G R G R G R G R G ØV3A G B G B G B G B G B ØV1B R G R G R G R G R G ØV3A G B G B G B G B G B ØV1B R G R G R G R G R G ØV3B G B G B G B G B G B ØV1A R G R G R G R G R G ØV3A G B G B G B G B G B ØV1B R G R G R G R G R G (1, 1) (1 292, 1) 5 LZ23J3V TIMING CHART TIMING CHART EXAMPLE Pulse diagram in more detail is shown in figures q to r after the next page. Field accumulation mode Frame accumulation Frame accumulation mode mode at first Field accumulation mode at first Field accumulation mode q q w e r q' q 525 1 525 1 525 1 525 1 525 1 525 1 525 1 VD ØV1A ØV1B ØV2 ØV3A ØV3B ØV4 ØOFD (at OFD shutter operation) OFDC OS (Number of vertical line) Field accumulation mode (2, 3, 6, ..) (2, 3, 6, ..) Not for use (NOTE 1) Frame accumulation mode (1, 4, ..., 964, 965) (2, 3, ..., 963, 966) Not for use (NOTE 2) Field accumulation mode (2, 3, 6, ..) NOTES : 1. Do not use these signals immediately after field accumulation mode is transferred to frame accumulation mode for still image capturing. 2. Do not use these signals immediately after frame accumulation mode is transferred to field accumulation mode for monitoring image. * Start the exposure period after 10 ms later that OFDC is high, and finish before charge swept transfer. * Apply at least an OFD shutter pulse to OFD in each field accumulation mode. q VERTICAL TRANSFER TIMING ¿FIELD ACCUMULATION MODE¡ Shutter speed 503 504 505 506 507 508 509 510 511 ... 525 1 ... 8 1/15 s 9 10 11 12 ... 18 19 20 21 22 23 24 25 HD VD ØV1A ØV1B ØV2 ØV3A ØV3B ØV4 OFDC ØOFD OS 963 966 OB1 RG GB OB1 OB2 6 2 3 6 7 GB RG GB RG LZ23J3V w VERTICAL TRANSFER TIMING ¿FRAME ACCUMULATION MODE AT FIRST¡ 503 504 505 506 507 508 509 510 511 ... 525 1 ... 8 Shutter speed 1/15 s 9 10 11 12 ... 18 19 20 21 22 23 24 25 HD VD ØV1A ØV1B ØV2 ØV3A ØV3B ØV4 OFDC ØOFD OS 963 966 OB1 RG GB Not for use * Do not use the frame signals immediately after field accumulation mode is transferred to frame accumulation mode. e VERTICAL TRANSFER TIMING ¿FRAME ACCUMULATION MODE¡ 503 504 505 506 507 508 509 510 511 ... 525 1 ... 8 9 10 11 12 ... 18 19 20 21 22 23 24 25 HD VD ØV1A ØV1B ØV2 ØV3A ØV3B ØV4 Charge swept transfer (780 stages) OFDC ØOFD OB3 OS 1 4 5 8 GB RG GB RG Not for use * Do not use the frame signals immediately after field accumulation mode is transferred to frame accumulation mode. 7 LZ23J3V r VERTICAL TRANSFER TIMING ¿FRAME ACCUMULATION MODE¡ 503 504 505 506 507 508 509 510 511 ... 525 1 ... 8 9 10 11 12 ... 18 19 20 21 22 23 24 25 HD VD ØV1A ØV1B ØV2 ØV3A ØV3B ØV4 Charge swept transfer (780 stages) OFDC ØOFD OS 964 965 OB2 RG GB OB1 OB2 2 3 6 7 GB RG GB RG Not for use q' VERTICAL TRANSFER TIMING ¿FIELD ACCUMULATION MODE AT FIRST¡ 503 504 505 506 507 508 509 510 511 ... 525 1 2 ... 9 10 11 12 Shutter speed 1/15 s ... 18 19 20 21 22 23 24 25 HD VD ØV1A ØV1B ØV2 ØV3A ØV3B ØV4 OFDC ØOFD OS 963 966 OB1 RG GB Not for use * Do not use the field signals immediately after frame accumulation mode is transferred to field accumulation mode. 8 LZ23J3V READOUT TIMING ¿ q , w , r , q ' ¡ 1560, 1 156 1560, 1 156 HD 68 116 ØV1A 436 596 676 740 68 116 ØV1B 100 148 ØV2 52 ØV3A 468 420 132 628 100 148 500 564 612 52 132 ØV3B 84 164 ØV4 40.7 µs (500 bits) 452 644 5.22 µs (64 bits) 55.1 µs (676 bits) 84 164 5.22 µs (64 bits) 127.1 µs (1 560 bits) READOUT TIMING ¿e¡ 1560, 1 1560, 1 156 156 HD 68 116 436 596 68 116 ØV1A 676 740 ØV1B 100 148 468 628 100 148 ØV2 52 132 420 612 52 132 ØV3A 500 564 ØV3B ØV4 84 164 40.7 µs (500 bits) 452 644 5.22 µs (64 bits) 55.1 µs (676 bits) 84 164 5.22 µs (64 bits) 127.1 µs (1 560 bits) 9 LZ23J3V HORIZONTAL TRANSFER TIMING-1 HD 1560, 1 156 52 ØH1 ØH2 ØRS OS πππππ1292 OB (49) 116 68 ØV1A ØV1B 148 100 ØV2 132 52 ØV3A ØV3B 84 ØV4 140 108 ØOFD 1 clk = 81.5 ns ( = 1/12.27 MHz) HORIZONTAL TRANSFER TIMING-2 156 240 HD ØH1 ØH2 ØRS OS PRE SCAN (28) OB (3) OUTPUT (1 292) 1ππππππππ ØV1A ØV1B 148 ØV2 ØV3A ØV3B 132 164 ØV4 140 ØOFD 1 clk = 81.5 ns ( = 1/12.27 MHz) 10 LZ23J3V CHARGE SWEPT TRANSFER TIMING 510H 511H 1 512H • • • • • 524H 525H 1H 2H 3H • • • • • 7H 8H 9H 156 1560 HD ØV1A ØV1B 2 26 50 74 98 1538 14 38 62 86 1550 ØV2 ØV3A ØV3B 2 26 50 74 98 1538 14 38 62 86 1550 ØV4 1 2 3 4 • • • • • • • 11 778 779 780 V2 NC V4 V3B V3A V1B V1A VMa VH 12 13 14 15 16 17 18 19 20 21 22 23 24 1 VOFDH VDD +3.3 V V3X VH1AX V1X V2X OFDX VH3BX VOFDH VL LR36685 VMb 2 POFD 3 9 8 ØH2 4 + 5 6 5 (*1) 4 270 pF 3 (*1) 2 1 10 11 12 13 14 15 16 LZ23J3V 7 ØH1 6 1 M$ NC 7 0.01 µF ØRS 8 OS GND ØV1A ØV1B ØV2 ØV3A ØV3B ØV4 (*1) ØRS, OFD : Use the circuit parameter indicated in this circuit example, and do not connect to DC voltage directly. 0. 47 µF PW 9 100 $ OFD 12 11 10 18 k$ 1 M$ CCD OUT + V4X VH3AX 5.6 k$ GND VH1BX VH ØH2 VL (VPW) ØRS ØH1 OFDC OD + VOD LZ23J3V SYSTEM CONFIGURATION EXAMPLE VH3BX OFDX V2X V1X VH1AX V3X GND + VH3AX V4X VH1BX + PACKAGES FOR CCD AND CMOS DEVICES PACKAGE (Unit : mm) 7.00±0.075 1.40±0.60 0.04 Center of effective imaging area and center of package (◊ : Lid's size) 9 CCD 1.66±0.05 11.20±0.10 (◊) θ Glass Lid 12.40±0.10 16 6.20±0.075 0.60±0.60 16 WDIP (WDIP016-P-0500C) CCD Package 0.04 Cross section A-A' 8 1 11.20±0.10 (◊) Rotation error of die : θ = 1.0˚MAX. P-1.78TYP. 16-0.46±0.10 12-0.90±0.10 0.25 M 0.80±0.05 (◊) 2.62±0.10 3.90±0.30 1.27±0.25 A' 2.63TYP. 2.60±0.10 A 5.24MAX. 3.42±0.10 14.00±0.10 0.25±0.10 +0.5 12.70–0 13 PRECAUTIONS FOR CCD AREA SENSORS PRECAUTIONS FOR CCD AREA SENSORS (In the case of plastic packages) – The leads of the package are fixed with package body (plastic), so stress added to a lead could cause a crack in the package body (plastic) in the jointed part of the lead. 1. Package Breakage In order to prevent the package from being broken, observe the following instructions : 1) The CCD is a precise optical component and the package material is ceramic or plastic. Therefore, ø Take care not to drop the device when mounting, handling, or transporting. ø Avoid giving a shock to the package. Especially when leads are fixed to the socket or the circuit board, small shock could break the package more easily than when the package isn’t fixed. 2) When applying force for mounting the device or any other purposes, fix the leads between a joint and a stand-off, so that no stress will be given to the jointed part of the lead. In addition, when applying force, do it at a point below the stand-off part. Glass cap Package Lead Fixed Stand-off 3) When mounting the package on the housing, be sure that the package is not bent. – If a bent package is forced into place between a hard plate or the like, the package may be broken. 4) If any damage or breakage occurs on the surface of the glass cap, its characteristics could deteriorate. Therefore, ø Do not hit the glass cap. ø Do not give a shock large enough to cause distortion. ø Do not scrub or scratch the glass surface. – Even a soft cloth or applicator, if dry, could cause dust to scratch the glass. (In the case of ceramic packages) – The leads of the package are fixed with low melting point glass, so stress added to a lead could cause a crack in the low melting point glass in the jointed part of the lead. Low melting point glass Lead 2. Electrostatic Damage As compared with general MOS-LSI, CCD has lower ESD. Therefore, take the following anti-static measures when handling the CCD : 1) Always discharge static electricity by grounding the human body and the instrument to be used. To ground the human body, provide resistance of about 1 M$ between the human body and the ground to be on the safe side. 2) When directly handling the device with the fingers, hold the part without leads and do not touch any lead. Fixed Stand-off 14 PRECAUTIONS FOR CCD AREA SENSORS ø The contamination on the glass surface should be wiped off with a clean applicator soaked in Isopropyl alcohol. Wipe slowly and gently in one direction only. – Frequently replace the applicator and do not use the same applicator to clean more than one device. ◊ Note : In most cases, dust and contamination are unavoidable, even before the device is first used. It is, therefore, recommended that the above procedures should be taken to wipe out dust and contamination before using the device. 3) To avoid generating static electricity, a. do not scrub the glass surface with cloth or plastic. b. do not attach any tape or labels. c. do not clean the glass surface with dustcleaning tape. 4) When storing or transporting the device, put it in a container of conductive material. 3. Dust and Contamination Dust or contamination on the glass surface could deteriorate the output characteristics or cause a scar. In order to minimize dust or contamination on the glass surface, take the following precautions : 1) Handle the CCD in a clean environment such as a cleaned booth. (The cleanliness level should be, if possible, class 1 000 at least.) 2) Do not touch the glass surface with the fingers. If dust or contamination gets on the glass surface, the following cleaning method is recommended : ø Dust from static electricity should be blown off with an ionized air blower. For antielectrostatic measures, however, ground all the leads on the device before blowing off the dust. 4. Other 1) Soldering should be manually performed within 5 seconds at 350 °C maximum at soldering iron. 2) Avoid using or storing the CCD at high temperature or high humidity as it is a precise optical component. Do not give a mechanical shock to the CCD. 3) Do not expose the device to strong light. For the color device, long exposure to strong light will fade the color of the color filters. 15