Logic Level Enhancement P06B03LVG NIKO-SEM Dual P-Channel Mode Field Effect Transistor SOP-8 Lead Free PRODUCT SUMMARY V(BR)DSS RDS(ON) ID -30 50mΩ -6A G :GATE D :DRAIN S :SOURCE ABSOLUTE MAXIMUM RATINGS (TC = 25 °C Unless Otherwise Noted) PARAMETERS/TEST CONDITIONS SYMBOL LIMITS UNITS Drain-Source Voltage VDS -30 V Gate-Source Voltage VGS ±20 V TC = 25 °C Continuous Drain Current -6 ID TC = 70 °C Pulsed Drain Current -5 1 IDM TC = 25 °C Power Dissipation A -30 2.5 PD TC = 70 °C W 1.3 Operating Junction & Storage Temperature Range Lead Temperature (1/16” from case for 10 sec.) Tj, Tstg -55 to 150 TL 275 °C THERMAL RESISTANCE RATINGS THERMAL RESISTANCE SYMBOL Junction-to-Ambient TYPICAL MAXIMUM UNITS 62.5 °C / W RθJA 1 Pulse width limited by maximum junction temperature. Duty cycle ≤ 1% 2 ELECTRICAL CHARACTERISTICS (TC = 25 °C, Unless Otherwise Noted) PARAMETER SYMBOL TEST CONDITIONS LIMITS UNIT MIN TYP MAX STATIC Drain-Source Breakdown Voltage V(BR)DSS VGS = 0V, ID = -250µA -30 VGS(th) VDS = VGS, ID = -250µA -0.9 Gate-Body Leakage IGSS VDS = 0V, VGS = ±20V ±100 Zero Gate Voltage Drain Current IDSS VDS = -24V, VGS = 0V 1 VDS = -20V, VGS = 0V, TJ = 125 °C 10 Gate Threshold Voltage On-State Drain Current 1 Drain-Source On-State Resistance1 ID(ON) RDS(ON) VDS = -5V, VGS = -10V V -1.5 -3 -30 nA µA A VGS = -4.5V, ID =- 5A 65 80 VGS = -10V, ID = -6A 40 50 mΩ May-04-2005 1 Logic Level Enhancement P06B03LVG NIKO-SEM Dual P-Channel Mode Field Effect Transistor SOP-8 Lead Free Forward Transconductance1 gfs VDS = -10V, ID = -6A 16 S DYNAMIC Input Capacitance Ciss Output Capacitance Coss Reverse Transfer Capacitance Crss 70 Total Gate Charge2 Qg 10 Gate-Source Charge2 Qgs VDS = 0.5V (BR)DSS, VGS = -10V, 2.2 Gate-Drain Charge Qgd ID = -6A 2 Turn-On Delay Time2 td(on) 2 Rise Time2 Turn-Off Delay Time2 Fall Time2 530 VGS = 0V, VDS = -15V, f = 1MHz pF 135 14 nC 5.7 tr VDS = -15V, RL = 1Ω 10 td(off) ID ≅ -1A, VGS = -10V, RGS = 6Ω 18 tf nS 5 SOURCE-DRAIN DIODE RATINGS AND CHARACTERISTICS (TC = 25 °C) Continuous Current Pulsed Current 3 Forward Voltage1 IS -2.1 ISM -4 VSD IF = -1A, VGS = 0V Reverse Recovery Time trr IF = -5A, dlF/dt = 100A / µS Reverse Recovery Charge Qrr -1.2 A V 15.5 nS 7.9 nC Pulse test : Pulse Width ≤ 300 µsec, Duty Cycle ≤ 2%. Independent of operating temperature. 3 Pulse width limited by maximum junction temperature. 1 2 REMARK: THE PRODUCT MARKED WITH “P06B03LVG”, DATE CODE or LOT # Orders for parts with Lead-Free plating can be placed using the PXXXXXXG parts name. May-04-2005 2 Logic Level Enhancement P06B03LVG NIKO-SEM Dual P-Channel Mode Field Effect Transistor SOP-8 Lead Free Typical Characteristics May-04-2005 3 Logic Level Enhancement P06B03LVG NIKO-SEM Dual P-Channel Mode Field Effect Transistor SOP-8 Lead Free May-04-2005 4 Logic Level Enhancement P06B03LVG NIKO-SEM Dual P-Channel Mode Field Effect Transistor SOP-8 Lead Free SOIC-8 (D) MECHANICAL DATA mm mm Dimension Dimension Min. Typ. Max. A 4.8 4.9 5.0 B 3.8 3.9 C 5.8 D 0.38 E Min. Typ. Max. H 0.5 0.715 0.83 4.0 I 0.18 0.254 0.25 6.0 6.2 J 0.445 0.51 K 1.27 0.22 0° 4° 8° L F 1.35 1.55 1.75 M G 0.1 0.175 0.25 N May-04-2005 5