ROHM BD9130NV

Single-chip Type with built-in FET Switching Regulator Series
Output 2A or More High-efficiency
Step-down Switching Regulator
with Built-in Power MOSFET
No.09027EAT36
BD9130NV
●Description
ROHM’s high efficiency step-down switching regulator BD9130NV is a power supply designed to produce a low voltage
including 1 volts from 5.5/3.3 volts power supply line. Offers high efficiency with our original pulse skip control technology
and synchronous rectifier. Employs a current mode control system to provide faster transient response to sudden change
in load.
●Features
1) Offers fast transient response with current mode PWM control system.
2) Offers highly efficiency for all load range with synchronous rectifier (Nch/Pch FET)
TM
and SLLM (Simple Light Load Mode)
3) Incorporates soft-start function.
4) Incorporates thermal protection and ULVO functions.
5) Incorporates short-current protection circuit with time delay function.
6) Incorporates shutdown function
7) Employs small surface mount package : SON008V5060
●Use
Power supply for LSI including DSP, Micro computer and ASIC
●Line up
Parameter
VCC Voltage
Symbol
Limits
VCC
PVCC Voltage
PVCC
EN Voltage
SW,ITH Voltage
Unit
-0.3~+7
*1
-0.3~+7
*1
VEN
-0.3~+7
V
V
V
VSW,VITH
-0.3~+7
V
Power Dissipation 1
Pd1
900*2
mW
Power Dissipation 2
Pd2
3900*3
mW
Operating temperature range
Topr
-25~+105
℃
Storage temperature range
Tstg
-55~+150
℃
Tjmax
+150
℃
Maximum junction temperature
*1
*2
*3
Pd should not be exceeded.
Derating in done 7.2mW/℃ for temperatures above Ta=25℃, Mounted on 70mm×70mm×1.6mm Glass Epoxy PCB.
Derating in done 31.2mW/℃ for temperatures above Ta=25℃, Mounted on JESD51-7.
●Operating Conditions (Ta=25℃)
Parameter
VCC Voltage
PVCC Voltage
EN Voltage
VCC *4
PVCC
*4
*4
Isw
Output voltage Setting Range
VOUT
Unit
Min.
Typ.
Max.
2.7 *5
3.3
5.5
V
*5
2.7
VEN
SW average output current
*4
*5
Limits
Symbol
3.3
5.5
V
0
-
VCC
V
-
-
2.0
A
1.0
-
2.5
V
Pd should not be exceeded.
In case set output voltage 1.6V or more, VccMin. = Vout + 1.3V.
www.rohm.com
© 2009 ROHM Co., Ltd. All rights reserved.
1/14
2009.05 - Rev.A
Technical Note
BD9130NV
●Electrical Characteristics
◎ (Ta=25℃, VCC=PVCC=3.3V, EN=VCC, R1=10kΩ, R2=5kΩ, unless otherwise specified.)
Parameter
Symbol
Min.
Typ.
Max.
Standby current
Bias current
EN Low voltage
EN High voltage
EN input current
Oscillation frequency
Pch FET ON resistance
Nch FET ON resistance
ADJ Voltage
Output voltage
ITH sink current
ITH source current
UVLO threshold voltage
UVLO release voltage
Soft start time
Timer latch time
Output Short circuit Threshold Voltage
ISTB
ICC
VENL
VENH
IEN
FOSC
RONP
RONN
VADJ
VOUT
ITHSI
ITHSO
VUVLO1
VUVLO2
TSS
TLATCH
VSCP
2.0
0.8
0.788
10
10
2.400
2.425
0.5
1
-
0
250
GND
VCC
1
1
200
160
0.800
1.200
20
20
2.500
2.550
1
2
VOUT×0.5
10
400
0.8
10
1.2
400
350
0.812
2.600
2.700
2
3
VOUT×0.7
Unit
μA
μA
V
V
μA
MHz
mΩ
mΩ
V
V
μA
μA
V
V
ms
ms
VOUT
Conditions
EN=GND
Standby mode
Active mode
VEN=3.3V
PVCC=3.3V
PVCC=3.3V
VADJ=1.0V
VADJ=0.6V
VCC=3→0V
VCC=0→3V
SCP/TSD operated
VOUT=1.2→0V
●Block Diagram, Application Circuit
VCC
EN
ADJ 1
8 EN
VCC 2
7 PVCC
ITH 3
8
2
VREF
Current
Comp
6 SW
R Q
GND 4
5 PGND
SLOPE
Gm Amp.
TOP View
OSC
Current
Sense/
Protect
S
+
CLK
Driver
Logic
6
SW
5
TSD
3
PGND
4
GND
ITH
RITH
R1
Output
22µF
SCP
ADJ
2.2µH
10µF
UVLO
Soft
Start
1
3.3V
Input
7
PVCC
VCC
Fig.1 TOP View
VCC
CITH
R2
Fig.2 Block Diagram
●Pin number and function table
Pin No.
Pin name
1
2
3
4
5
6
7
8
ADJ
VCC
ITH
GND
PGND
SW
PVCC
EN
www.rohm.com
© 2009 ROHM Co., Ltd. All rights reserved.
PIN function
Output voltage detect pin
VCC power supply input pin
GmAmp output pin/Connected phase compensation capacitor
Ground
Nch FET source pin
Pch/Nch FET drain output pin
Pch FET source pin
Enable pin(Active High)
2/14
2009.05 - Rev.A
Technical Note
BD9130NV
●Characteristic curves (Reference data)
2.0
3.0
【VOUT=2.5V】
Ta=25℃
Io=0A
【VOUT=1.8V】
2.0
1.5
1.0
【VOUT=1.8V】
Ta=25℃
Io=2A
0.5
1.5
1.0
0.5
VCC=3.3V
Ta=25℃
Io=0A
1
2
3
4
INPUT VOLTAGE:VCC[V]
0
5
Fig.3 Vcc-Vout
VCC=3.3V
Io=0A
1.81
1.80
1.79
1.78
60
50
40
1.76
10
1.75
0
25
50
75
【VOUT=2.5V】
VCC=5V
Ta=25℃
30
20
0
【VOUT=1.8V】
VCC=3.3V
Ta=25℃
70
100
Fig. 6 Ta-Vout
1.10
1.05
1.00
0.95
0.90
0.85
10
100
1000
OUTPUT CURRENT:IOUT[mA]
-25
10000
CIRCUIT CURRENT:I CC [μA]
270
1.6
EN VOLTAGE:VEN[V]
0.25
PMOS
0.20
0.15
NMOS
0.10
1.4
1.2
1.0
0.8
0.6
0.4
0.05
0.0
-25
0
25
50
75
TEMPERATURE:Ta[℃]
100
Fig.9 Ta-RONN RONP
www.rohm.com
© 2009 ROHM Co., Ltd. All rights reserved.
100
VCC=3.3V
240
210
180
150
120
90
60
30
0.2
0.00
25
50
75
TEMPERATURE:Ta[℃]
300
VCC=3.3V
1.8
0.30
0
Fig.8 Ta-Fosc
2.0
VCC=3.3V
0.35
VCC=3.3V
Fig.7 Efficiency
0.40
5
0.80
1
TEMPERATURE:Ta[℃]
1
2
3
4
OUTPUT CURRENT:IOUT [A]
Fig.5 Iout-Vout
1.15
1.77
-25
0
1.20
80
【VOUT=1.8V】
VCC=3.3V
Ta=25℃
0.0
5
90
EFFICIENCY:η[%]
OUTPUT VOLTAGE:VOUT[V]
1.82
4
【VOUT=2.5V】
VCC=5V
Ta=25℃
1.0
100
【VOUT=1.8V】
1.83
2
3
EN VOLTAGE:VEN[V]
1.5
Fig.4 Ven-Vout
1.85
1.84
1
FREQUENCY:FOSC[MHz]
0
2.0
0.5
0.0
0.0
ON RESISTANCE:R ON [Ω]
2.5
OUTPUT VOLTAGE:VOUT[V]
OUTPUT VOLTAGE:VOUT[V]
OUTPUT VOLTAGE:VOUT[V]
2.5
3.0
-25
0
25
50
75
TEMPERATURE:Ta[℃]
Fig.10 Ta-VEN
3/14
100
0
-25
0
25
50
75
TEMPERATURE:Ta[℃]
100
Fig.11 Ta-Icc
2009.05 - Rev.A
Technical Note
BD9130NV
●Cteristic curves (Reference data) – Continued
1.2
FREQUENCY:FOSC[MHz]
【SLLMTM control
【VOUT=1.8V】
VCC=PVCC
=EN
Ta=25℃
1.1
VOUT=1.8V】
SW
1
VOUT
VOUT
0.9
0.8
2.7
VCC=3.3V
Ta=25℃
Io=0A
3.1
3.5
3.9
4.3
4.7
INPUT VOLTAGE:VCC [V]
5.1
5.5
Fig.12 Vcc-Fosc
【PWM control
VCC=3.3V
Ta=25℃
Fig.13 Soft start waveform
Fig.14 SW waveform Io=10mA
【VOUT=1.8V】
【VOUT=1.8V】
VOUT=1.8V】
VOUT
VOUT
VCC=3.3V
Ta=25℃
Fig.15 SW waveform Io=200mA
www.rohm.com
© 2009 ROHM Co., Ltd. All rights reserved.
IOUT
VCC=3.3V
Ta=25℃
Fig. 16 Transient response
Io=1A→2A(10μs)
4/14
IOUT
VCC=3.3V
Ta=25℃
Fig.17 Transient response
Io=2A→1A(10μs)
2009.05 - Rev.A
Technical Note
BD9130NV
●Information on advantages
Advantage 1:Offers fast transient response with current mode control system.
BD9139NV (Load response IO=1A→2A)
Conventional product (Load response IO=0.1A→0.6A)
VOUT
VOUT
29mV
110mV
IOUT
IOUT
Voltage drop due to sudden change in load was reduced by about 50%.
Fig.18 Comparison of transient response
Advantage 2: Offers high efficiency for all load range.
・For lighter load:
TM
Utilizes the current mode control mode called SLLM for lighter load, which reduces various dissipation such as switching
dissipation (PSW), gate charge/discharge dissipation, ESR dissipation of output capacitor (PESR) and on-resistance
dissipation (PRON) that may otherwise cause degradation in efficiency for lighter load.
100
SLLMTM
Efficiency η[%]
Achieves efficiency improvement for lighter load.
・For heavier load:
Utilizes the synchronous rectifying mode and the low on-resistance
MOS FETs incorporated as power transistor.
ON resistance of P-channel MOS FET : 200mΩ(Typ.)
ON resistance of N-channel MOS FET : 160mΩ(Typ.)
②
50
①
PWM
TM
①inprovement by SLLM
system
②improvement by synchronous rectifier
0
0.001
0.01
0.1
Output current Io[A]
1
Fig.19 Efficiency
Achieves efficiency improvement for heavier load.
Offers high efficiency for all load range with the improvements mentioned above.
Advantage 3:・Supplied in smaller package due to small-sized power MOS FET incorporated.
・Output capacitor Co required for current mode control: 22μF ceramic capacitor
・Inductance L required for the operating frequency of 1 MHz: 2.2μH inductor
(BD9130NV:Co=22μF, L=2.2μH)
Reduces a mounting area required.
VCC
15mm
Cin
CIN
RITH
DC/DC
Convertor
Controller
RITH
L
VOUT
L
10mm
CITH
Co
CO
CITH
Fig.20 Example application
www.rohm.com
© 2009 ROHM Co., Ltd. All rights reserved.
5/14
2009.05 - Rev.A
Technical Note
BD9130NV
●Operation
BD9130NV is a synchronous rectifying step-down switching regulator that achieves faster transient response by employing
current mode PWM control system. It utilizes switching operation in PWM (Pulse Width Modulation) mode for heavier load,
TM
while it utilizes SLLM (Simple Light Load Mode) operation for lighter load to improve efficiency.
○Synchronous rectifier
It does not require the power to be dissipated by a rectifier externally connected to a conventional DC/DC converter IC,
and its P.N junction shoot-through protection circuit limits the shoot-through current during operation, by which the power
dissipation of the set is reduced.
○Current mode PWM control
Synthesizes a PWM control signal with a inductor current feedback loop added to the voltage feedback.
・PWM (Pulse Width Modulation) control
The oscillation frequency for PWM is 1 MHz. SET signal form OSC turns ON a P-channel MOS FET (while a
N-channel MOS FET is turned OFF), and an inductor current IL increases. The current comparator (Current Comp)
receives two signals, a current feedback control signal (SENSE: Voltage converted from IL) and a voltage feedback
control signal (FB), and issues a RESET signal if both input signals are identical to each other, and turns OFF the
P-channel MOS FET (while a N-channel MOS FET is turned ON) for the rest of the fixed period. The PWM control
repeat this operation.
TM
・SLLM (Simple Light Load Mode) control
When the control mode is shifted from PWM for heavier load to the one for lighter load or vise versa, the switching pulse
is designed to turn OFF with the device held operated in normal PWM control loop, which allows linear operation without
voltage drop or deterioration in transient response during the mode switching from light load to heavy load or vise versa.
Although the PWM control loop continues to operate with a SET signal from OSC and a RESET signal from Current
Comp, it is so designed that the RESET signal is held issued if shifted to the light load mode, with which the switching is
tuned OFF and the switching pulses are thinned out under control. Activating the switching intermittently reduces the
switching dissipation and improves the efficiency.
SENSE
Current
Comp
RESET
VOUT
Level
Shift
R Q
FB
SET
Gm Amp.
ITH
S
IL
Driver
Logic
VOUT
SW
Load
OSC
Fig.21 Diagram of current mode PWM control
PVCC
Current
Comp
SENSE
PVCC
SENSE
Current
Comp
FB
FB
SET
GND
SET
GND
RESET
GND
RESET
GND
SW
GND
SW
IL
GND
IL(AVE)
IL
0A
VOUT
VOUT
VOUT(AVE)
VOUT(AVE)
Not switching
Fig.22 PWM switching timing chart
www.rohm.com
© 2009 ROHM Co., Ltd. All rights reserved.
Fig.23 SLLM
6/14
TM
switching timing chart
2009.05 - Rev.A
Technical Note
BD9130NV
●Description of operations
・Soft-start function
EN terminal shifted to “High” activates a soft-starter to gradually establish the output voltage with the current limited during
startup, by which it is possible to prevent an overshoot of output voltage and an inrush current.
・Shutdown function
With EN terminal shifted to “Low”, the device turns to Standby Mode, and all the function blocks including reference
voltage circuit, internal oscillator and drivers are turned to OFF. Circuit current during standby is 0μF (Typ.).
・UVLO function
Detects whether the input voltage sufficient to secure the output voltage of this IC is supplied. And the hysteresis width of
50mV (Typ.) is provided to prevent output chattering.
Hysteresis 50mV
VCC
EN
VOUT
Tss
Tss
Tss
Soft start
Standby mode
Operating mode
Standby
mode
Standby
mode
Operating mode
UVLO
UVLO
Operating mode
Standby mode
EN
UVLO
Fig.24 Soft start, Shutdown, UVLO timing chart
・Short-current protection circuit with time delay function
Turns OFF the output to protect the IC from breakdown when the incorporated current limiter is activated continuously for
the fixed time(TLATCH) or more. The output thus held tuned OFF may be recovered by restarting EN or by re-unlocking
UVLO.
EN
Output OFF
latch
Output Short circuit
Threshold Voltage
VOUT
IL Limit
IL
t1<TLATCH
Standby
mode
t2=TLATCH
Operating mode
Standby
mode
Timer latch
EN
Operating mode
EN
Fig.25 Short-current protection circuit with time delay timing chart
www.rohm.com
© 2009 ROHM Co., Ltd. All rights reserved.
7/14
2009.05 - Rev.A
Technical Note
BD9130NV
●Switching regulator efficiency
Efficiency ŋ may be expressed by the equation shown below:
VOUT×IOUT
POUT
POUT
η=
×100[%]=
×100[%]=
Vin×Iin
Pin
POUT+PDα
×100[%]
Efficiency may be improved by reducing the switching regulator power dissipation factors PDα as follows:
Dissipation factors:
2
1) ON resistance dissipation of inductor and FET:PD(I R)
2) Gate charge/discharge dissipation:PD(Gate)
3) Switching dissipation:PD(SW)
4) ESR dissipation of capacitor:PD(ESR)
5) Operating current dissipation of IC:PD(IC)
2
2
1)PD(I R)=IOUT ×(RCOIL+RON) (RCOIL[Ω]:DC resistance of inductor, RON[Ω]:ON resistance of FET, IOUT[A]:Output
current.)
2)PD(Gate)=Cgs×f×V (Cgs[F]:Gate capacitance of FET,f[H]:Switching frequency,V[V]:Gate driving voltage of FET)
3)PD(SW)=
Vin2×CRSS×IOUT×f
IDRIVE
(CRSS[F]:Reverse transfer capacitance of FET,IDRIVE[A]:Peak current of gate.)
2
4)PD(ESR)=IRMS ×ESR (IRMS[A]:Ripple current of capacitor,ESR[Ω]:Equivalent series resistance.)
5)PD(IC)=Vin×ICC (ICC[A]:Circuit current.)
●Consideration on permissible dissipation and heat generation
As this IC functions with high efficiency without significant heat generation in most applications, no special consideration is
needed on permissible dissipation or heat generation. In case of extreme conditions, however, including lower input
voltage, higher output voltage, heavier load, and/or higher temperature, the permissible dissipation and/or heat generation
must be carefully considered.
For dissipation, only conduction losses due to DC resistance of inductor and ON resistance of FET are considered.
Because the conduction losses are considered to play the leading role among other dissipation mentioned above including
gate charge/discharge dissipation and switching dissipation.
①3.9W
Power dissipation:Pd [W]
4.0
①for SON008V5060
JEDEC 4 layer board 76.2×114.3×1.6mm
θj-a=32.1℃/W
②for SON008V5060
ROHM standard 1 layer board 70×70×1.6mm
θj-a=138.9℃/W
③ IC only
θj-a=195.3℃/W
3.0
2.0
1.0
②0.90W
P=IOUT2×RON
RON=D×RONP+(1-D)RONN
D:ON duty (=VOUT/VCC)
RCOIL:DC resistance of coil
RONP:ON resistance of P-channel MOS FET
RONN:ON resistance of N-channel MOS FET
IOUT:Output current
③0.64W
0
0
25
50
75
100105 125
150
Ambient temperature:Ta [℃]
Fig.26 Thermal derating curve
(SON008V5060)
If VCC=3.3V, VOUT=1.8V, RONP=0.2Ω, RONN=0.16Ω
IOUT=2A, for example,
D=VOUT/VCC=1.8/3.3=0.545
RON=0.545×0.20+(1-0.545)×0.16
=0.109+0.0728
=0.1818[Ω]
P=22×0.1818=0.7272W]
As RONP is greater than RONN in this IC, the dissipation increases as the ON duty becomes greater. With the consideration
on the dissipation as above, thermal design must be carried out with sufficient margin allowed.
www.rohm.com
© 2009 ROHM Co., Ltd. All rights reserved.
8/14
2009.05 - Rev.A
Technical Note
BD9130NV
●Selection of components externally connected
1. Selection of inductor (L)
The inductance significantly depends on output ripple current.
As seen in the equation (1), the ripple current decreases as the
inductor and/or switching frequency increases.
IL
ΔIL
VCC
ΔIL=
IL
(VCC-VOUT)×VOUT
L×VCC×f
[A]・・・(1)
Appropriate ripple current at output should be 20% more or less of the
maximum output current.
VOUT
L
ΔIL=0.2×IOUTmax. [A]・・・(2)
Co
L=
Fig.27 Output ripple current
(VCC-VOUT)×VOUT
ΔIL×VCC×f
[H]・・・(3)
(ΔIL: Output ripple current, and f: Switching frequency)
* Current exceeding the current rating of the inductor results in magnetic saturation of the inductor, which decreases
efficiency.
The inductor must be selected allowing sufficient margin with which the peak current may not exceed its current rating.
If VCC=3.3V, VOUT=1.8V, f=1MHz, ΔIL=0.2×2A=0.4A, for example,(BD9130NV)
L=
(3.3-1.8)×1.8
0.4×3.3×1M
=2.05μ → 2.2[μH]
* Select the inductor of low resistance component (such as DCR and ACR) to minimize dissipation in the inductor for
better efficiency.
2. Selection of output capacitor (CO)
VCC
Output capacitor should be selected with the consideration on the stability region
and the equivalent series resistance required to smooth ripple voltage.
Output ripple voltage is determined by the equation (4):
VOUT
L
ESR
ΔVOUT=ΔIL×ESR [V]・・・(4)
Co
(ΔIL: Output ripple current, ESR: Equivalent series resistance of output capacitor)
*Rating of the capacitor should be determined allowing sufficient margin against
output voltage. A 22μF to 100μF ceramic capacitor is recommended.
Less ESR allows reduction in output ripple voltage.
Fig.28 Output capacitor
3. Selection of input capacitor (Cin)
VCC
Input capacitor to select must be a low ESR capacitor of the capacitance
sufficient to cope with high ripple current to prevent high transient voltage.
ripple current IRMS is given by the equation (5):
Cin
VOUT
L
Co
IRMS=IOUT×
√VOUT(VCC-VOUT)
VCC
The
[A]・・・(5)
< Worst case > IRMS(max.)
When Vcc is twice the VOUT, IRMS=
Fig.29 Input capacitor
IOUT
2
If VCC=3.3V, VOUT=1.8V, and IOUTmax.=2A, (BD9130NV)
IRMS=2×
√1.8(3.3-1.8)
3.3
=0.99[ARMS]
A low ESR 10μF/10V ceramic capacitor is recommended to reduce ESR dissipation of input capacitor for better efficiency.
www.rohm.com
© 2009 ROHM Co., Ltd. All rights reserved.
9/14
2009.05 - Rev.A
Technical Note
BD9130NV
4. Determination of RITH, CITH that works as a phase compensator
As the Current Mode Control is designed to limit a inductor current, a pole (phase lag) appears in the low frequency area due
to a CR filter consisting of a output capacitor and a load resistance, while a zero (phase lead) appears in the high frequency
area due to the output capacitor and its ESR. So, the phases are easily compensated by adding a zero to the power
amplifier output with C and R as described below to cancel a pole at the power amplifier.
fp(Min.)
1
2π×RO×CO
1
fz(ESR)=
2π×ESR×CO
A
fp=
fp(Max.)
Gain
[dB]
0
fz(ESR)
IOUTMin.
Phase
[deg]
IOUTMax.
Pole at power amplifier
When the output current decreases, the load resistance Ro
increases and the pole frequency lowers.
0
-90
fp(Min.)=
1
2π×ROMax.×CO
[Hz]←with lighter load
fp(Max.)=
1
2π×ROMin.×CO
[Hz] ←with heavier load
Fig.30 Open loop gain characteristics
A
fz(Amp.)
Zero at power amplifier
Increasing capacitance of the output capacitor lowers the pole
frequency while the zero frequency does not change. (This
is because when the capacitance is doubled, the capacitor
ESR reduces to half.)
Gain
[dB]
0
0
Phase
[deg]
-90
fz(Amp.)=
1
2π×RITH×CITH
Fig.31 Error amp phase compensation characteristics
Cin
VCC
EN
VOUT
L
VCC,PVCC
SW
ESR
VOUT
ITH
VOUT
RO
CO
GND,PGND
RITH
CITH
Fig.32 Typical application
Stable feedback loop may be achieved by canceling the pole fp (Min.) produced by the output capacitor and the load
resistance with CR zero correction by the error amplifier.
fz(Amp.)= fp(Min.)
1
2π×RITH×CITH
www.rohm.com
© 2009 ROHM Co., Ltd. All rights reserved.
=
1
2π×ROMax.×CO
10/14
2009.05 - Rev.A
Technical Note
BD9130NV
5. Determination of output voltage
The output voltage VOUT is determined by the equation (6):
VOUT=(R2/R1+1)×VADJ・・・(6) VADJ: Voltage at ADJ terminal (0.8V Typ.)
With R1 and R2 adjusted, the output voltage may be determined as required.
L
Output
6
SW
Co
R2
1
Adjustable output voltage range : 1.0V~2.5V
ADJ
Use 1 kΩ~100 kΩ resistor for R1.
If a resistor of the resistance higher than 100 kΩ is used,
check the assembled set carefully for ripple voltage etc.
R1
Fig.33 Determination of output voltage
3.9
3.7
INPUT VOLTAGE : VCC[V]
The lower limit of input voltage depends on the output voltage.
Basically, it is recommended to use in the condition :
VCCmin = VOUT+1.3V.
Fig.34. shows the necessary output current value at the lower
limit of input voltage. (DCR of inductor : 0.1Ω)
This data is the characteristic value, so it’ doesn’t guarantee the
operation range,
3.5
3.3
Vo=2.5V
Vo=1.8V
3.1
Vo=2.0V
2.9
2.7
0
0.5
1
1.5
2
OUT PUT CURRENT : IOUT[A]
Fig.34 minimum input voltage in each output voltage
●Cautions on PC Board layout
VCC
R2
1
2
R1
3
RITH
③
CITH
4
ADJ
EN
VCC
PVCC
ITH
SW
GND
PGND
8
EN
7
6
5
L
①
VOUT
CIN
②
Co
GND
Fig.35 Layout diagram
①
②
③
For the sections drawn with heavy line, use thick conductor pattern as short as possible.
Lay out the input ceramic capacitor CIN closer to the pins PVCC and PGND, and the output capacitor Co closer to the
pin PGND.
Lay out CITH and RITH between the pins ITH and GND as neat as possible with least necessary wiring.
※ SON008V5060 (BD9130NV) has thermal FIN on the reverse of the package.
The package thermal performance may be enhanced by bonding the FIN to GND plane which take a large area of PCB.
www.rohm.com
© 2009 ROHM Co., Ltd. All rights reserved.
11/14
2009.05 - Rev.A
Technical Note
BD9130NV
●Recommended components Lists on above application
Symbol
Value
Manufacturer
Series
Coil
2.2uH
TDK
LTF5022-2R2N3R2
CIN
Ceramic capacitor
22uF
Kyocera
CM32X5R226M10A
CO
Ceramic capacitor
22uF
Kyocera
CM316B226M06A
L
Part
CITH
Ceramic capacitor
RITH
Resistance
VOUT=1.0V
680pF
murata
GRM18 Serise
VOUT=1.2V
VOUT=1.5V
VOUT=1.8V
VOUT=2.5V
VOUT=1.0V
VOUT=1.2V
VOUT=1.5V
VOUT=1.8V
VOUT=2.5V
560pF
470pF
330pF
330pF
10kΩ
12kΩ
15kΩ
18kΩ
18kΩ
murata
murata
murata
murata
Rohm
Rohm
Rohm
Rohm
Rohm
GRM18 Serise
GRM18 Serise
GRM18 Serise
GRM18 Serise
MCR03 Serise
MCR03 Serise
MCR03 Serise
MCR03 Serise
MCR03 Serise
* The parts list presented above is an example of recommended parts. Although the parts are sound, actual circuit characteristics should be checked on
your application carefully before use. Be sure to allow sufficient margins to accommodate variations between external devices and this IC when employing the
depicted circuit with other circuit constants modified. Both static and transient characteristics should be considered in establishing these margins. When
switching noise is substantial and may impact the system, a low pass filter should be inserted between the VCC and PVCC pins, and a schottky barrier diode
established between the SW and PGND pins.
●I/O equivalence circuit
・EN pin
PVCC
・SW pin
PVCC
PVCC
EN
SW
・ADJ pin
・ITH pin
VCC
ADJ
ITH
Fig.36 I/O equivalence circuit
www.rohm.com
© 2009 ROHM Co., Ltd. All rights reserved.
12/14
2009.05 - Rev.A
Technical Note
BD9130NV
●Notes for use
1. Absolute Maximum Ratings
While utmost care is taken to quality control of this product, any application that may exceed some of the absolute
maximum ratings including the voltage applied and the operating temperature range may result in breakage. If broken,
short-mode or open-mode may not be identified. So if it is expected to encounter with special mode that may exceed the
absolute maximum ratings, it is requested to take necessary safety measures physically including insertion of fuses.
2. Electrical potential at GND
GND must be designed to have the lowest electrical potential In any operating conditions.
3. Short-circuiting between terminals, and mismounting
When mounting to pc board, care must be taken to avoid mistake in its orientation and alignment. Failure to do so may
result in IC breakdown. Short-circuiting due to foreign matters entered between output terminals, or between output and
power supply or GND may also cause breakdown.
4.Operation in Strong electromagnetic field
Be noted that using the IC in the strong electromagnetic radiation can cause operation failures.
5. Thermal shutdown protection circuit
Thermal shutdown protection circuit is the circuit designed to isolate the IC from thermal runaway, and not intended to
protect and guarantee the IC. So, the IC the thermal shutdown protection circuit of which is once activated should not be
used thereafter for any operation originally intended.
6. Inspection with the IC set to a pc board
If a capacitor must be connected to the pin of lower impedance during inspection with the IC set to a pc board, the
capacitor must be discharged after each process to avoid stress to the IC. For electrostatic protection, provide proper
grounding to assembling processes with special care taken in handling and storage. When connecting to jigs in the
inspection process, be sure to turn OFF the power supply before it is connected and removed.
7. Input to IC terminals
+
This is a monolithic IC with P isolation between P-substrate and each element as illustrated below. This P-layer and the
N-layer of each element form a P-N junction, and various parasitic element are formed.
If a resistor is joined to a transistor terminal as shown in Fig 37.
○P-N junction works as a parasitic diode if the following relationship is satisfied; GND>Terminal A (at resistor side), or
GND>Terminal B (at transistor side); and
○if GND>Terminal B (at NPN transistor side),
a parasitic NPN transistor is activated by N-layer of other element adjacent to the above-mentioned parasitic diode.
The structure of the IC inevitably forms parasitic elements, the activation of which may cause interference among circuits,
and/or malfunctions contributing to breakdown. It is therefore requested to take care not to use the device in such
manner that the voltage lower than GND (at P-substrate) may be applied to the input terminal, which may result in
activation of parasitic elements.
Resistor
Transistor (NPN)
Pin A
Pin B
C
Pin B
B
E
Pin A
N
P+
N
P+
P
N
Parasitic
element
N
P+
P substrate
Parasitic element
GND
B
N
P+
P
N
C
E
Parasitic
element
P substrate
Parasitic element
GND
GND
GND
Other adjacent elements
Fig.37 Simplified structure of monorisic IC
8. Ground wiring pattern
If small-signal GND and large-current GND are provided, It will be recommended to separate the large-current GND
pattern from the small-signal GND pattern and establish a single ground at the reference point of the set PCB so that
resistance to the wiring pattern and voltage fluctuations due to a large current will cause no fluctuations in voltages of the
small-signal GND. Pay attention not to cause fluctuations in the GND wiring pattern of external parts as well.
9 . Selection of inductor
It is recommended to use an inductor with a series resistance element (DCR) 0.1Ω or less. Especially, in case output
voltage is set 1.6V or more, note that use of a high DCR inductor will cause an inductor loss, resulting in decreased output
voltage. Should this condition continue for a specified period (soft start time + timer latch time), output short circuit
protection will be activated and output will be latched OFF. When using an inductor over 0.1Ω, be careful to ensure
adequate margins for variation between external devices and this IC, including transient as well as static characteristics.
Furthermore, in any case, it is recommended to start up the output with EN after supply voltage is within operation range.
www.rohm.com
© 2009 ROHM Co., Ltd. All rights reserved.
13/14
2009.05 - Rev.A
Technical Note
BD9130NV
●Ordering part number
B
D
9
Part No.
1
3
0
N
Part No.
9130
V
-
Package
NV : SON008V5060
E
2
Packaging and forming specification
E2: Embossed tape and reel
(SON008V5060)
SON008V5060
<Tape and Reel information>
6.0 ± 0.15
5.0±0.15
4.2±0.1
1.27
2 3
4
0.59
8
7
5
2000pcs
Direction
of feed
S
E2
The direction is the 1pin of product is at the upper left when you hold
( reel on the left hand and you pull out the tape on the right hand
)
3.6 ± 0.1
1
0.8 ± 0.1
C0.25
Embossed carrier tape
Quantity
(0.22)
0.08 S
+0.03
0.02 -0.02
1.0MAX
1PIN MARK
Tape
6
+0.05
0.4 -0.04
1pin
(Unit : mm)
www.rohm.com
© 2009 ROHM Co., Ltd. All rights reserved.
Reel
14/14
Direction of feed
∗ Order quantity needs to be multiple of the minimum quantity.
2009.05 - Rev.A
Notice
Notes
No copying or reproduction of this document, in part or in whole, is permitted without the
consent of ROHM Co.,Ltd.
The content specified herein is subject to change for improvement without notice.
The content specified herein is for the purpose of introducing ROHM's products (hereinafter
"Products"). If you wish to use any such Product, please be sure to refer to the specifications,
which can be obtained from ROHM upon request.
Examples of application circuits, circuit constants and any other information contained herein
illustrate the standard usage and operations of the Products. The peripheral conditions must
be taken into account when designing circuits for mass production.
Great care was taken in ensuring the accuracy of the information specified in this document.
However, should you incur any damage arising from any inaccuracy or misprint of such
information, ROHM shall bear no responsibility for such damage.
The technical information specified herein is intended only to show the typical functions of and
examples of application circuits for the Products. ROHM does not grant you, explicitly or
implicitly, any license to use or exercise intellectual property or other rights held by ROHM and
other parties. ROHM shall bear no responsibility whatsoever for any dispute arising from the
use of such technical information.
The Products specified in this document are intended to be used with general-use electronic
equipment or devices (such as audio visual equipment, office-automation equipment, communication devices, electronic appliances and amusement devices).
The Products specified in this document are not designed to be radiation tolerant.
While ROHM always makes efforts to enhance the quality and reliability of its Products, a
Product may fail or malfunction for a variety of reasons.
Please be sure to implement in your equipment using the Products safety measures to guard
against the possibility of physical injury, fire or any other damage caused in the event of the
failure of any Product, such as derating, redundancy, fire control and fail-safe designs. ROHM
shall bear no responsibility whatsoever for your use of any Product outside of the prescribed
scope or not in accordance with the instruction manual.
The Products are not designed or manufactured to be used with any equipment, device or
system which requires an extremely high level of reliability the failure or malfunction of which
may result in a direct threat to human life or create a risk of human injury (such as a medical
instrument, transportation equipment, aerospace machinery, nuclear-reactor controller,
fuel-controller or other safety device). ROHM shall bear no responsibility in any way for use of
any of the Products for the above special purposes. If a Product is intended to be used for any
such special purpose, please contact a ROHM sales representative before purchasing.
If you intend to export or ship overseas any Product or technology specified herein that may
be controlled under the Foreign Exchange and the Foreign Trade Law, you will be required to
obtain a license or permit under the Law.
Thank you for your accessing to ROHM product informations.
More detail product informations and catalogs are available, please contact us.
ROHM Customer Support System
http://www.rohm.com/contact/
www.rohm.com
© 2009 ROHM Co., Ltd. All rights reserved.
R0039A