MC100LVE210, MC100E210 Low Voltage Dual 1:4, 1:5 Differential Fanout Buffer ECL/PECL Compatible The MC100LVE210 is a low voltage, low skew dual differential ECL fanout buffer designed with clock distribution in mind. The device features two fanout buffers, a 1:4 and a 1:5 buffer, on a single chip. The device features fully differential clock paths to minimize both device and system skew. The dual buffer allows for the fanout of two signals through a single chip, thus reducing the skew between the two fundamental signals from a part–to–part skew down to an output–to–output skew. This capability reduces the skew by a factor of 4 as compared to using two LVE111’s to accomplish the same task. The MC100LVE210 works from a –3.3V supply while the MC100E210 provides identical function and performance from a standard –4.5V 100E voltage supply. For applications which require a single–ended input, the VBB reference voltage is supplied. For single–ended input applications the VBB reference should be connected to the unused CLK input of a differential pair and bypassed to ground via a 0.01µf capacitor. The input signal is then driven into the selected CLK input. To ensure that the tight skew specification is met it is necessary that both sides of the differential output are identically terminated, even if only one side is being used. In most applications all nine differential pairs will be used and therefore terminated. In the case where fewer than nine pairs are used it is necessary to terminate at least the output pairs adjacent to the output pair being used in order to maintain minimum skew. Failure to follow this guideline will result in small degradations of propagation delay (on the order of 10–20ps) of the outputs being used, while not catastrophic to most designs this will result in an increase in skew. Note that the package corners isolate outputs from one another such that the guideline expressed above holds only for outputs on the same side of the package. The MC100LVE210, as with most ECL devices, can be operated from a positive VCC supply in PECL mode. This allows the LVE210 to be used for high performance clock distribution in +3.3V systems. Designers can take advantage of the LVE210’s performance to distribute low skew clocks across the backplane or the board. In a PECL environment series or Thevenin line terminations are typically used as they require no additional power supplies, if parallel termination is desired a terminating voltage of VCC–2.0V will need to be provided. For more information on using PECL, designers should refer to Application Note AN1406/D. • Dual Differential Fanout Buffers • 200ps Part–to–Part Skew • 50ps Typical Output–to–Output Skew • Low Voltage ECL/PECL Compatible • 28–lead PLCC Packaging Semiconductor Components Industries, LLC, 1999 February, 2000 – Rev. 2 1 http://onsemi.com PLCC PACKAGE FN SUFFIX CASE 776 MARKING DIAGRAM* MC100LVE210 AWLYYWW MC100E210FN AWLYYWW A WL YY WW = Assembly Location = Wafer Lot = Year = Work Week A WL YY WW = Assembly Location = Wafer Lot = Year = Work Week *For additional information, see Application Note AND8002/D ORDERING INFORMATION Device Package Shipping MC100LVE210FN PLCC 37 Units / Rail MC100LVE210FNR2 PLCC 500 Tape & Reel MC100E210FN PLCC 37 Units / Rail MC100E210FNR2 PLCC 500 Tape & Reel Publication Order Number: MC100LVE210/D MC100LVE210, MC100E210 Qa0 Qa0 Qa1 VCCO Qa1 Qa2 Qa2 25 24 19 23 22 21 20 VEE 26 18 Qa3 VBB 27 17 Qa3 CLKa 28 16 Qb0 15 VCCO VCC PIN NAMES Pinout: 28–Lead PLCC (Top View) 1 CLKa 2 14 Qb0 CLKb 3 13 Qb1 CLKb 4 12 Qb1 5 Qb4 6 7 8 9 10 Qb4 Qb3 VCCO Qb3 Qb2 Pins Function CLKa, CLKb Qa0:3, Qb0:4 VBB Differential Input Pairs Differential Outputs VBB Output 11 Qb2 LOGIC SYMBOL Qa0 Qa0 CLKa Qa1 CLKa Qa1 Qa2 Qa2 Qa3 Qa3 Qb0 Qb0 CLKb Qb1 CLKb Qb1 Qb2 Qb2 Qb3 Qb3 Qb4 Qb4 VBB http://onsemi.com 2 MC100LVE210, MC100E210 MC100LVE210 ECL DC CHARACTERISTICS –40°C Symbol 0°C 25°C 85°C Characteristic Min Typ Max Min Typ Max Min Typ Max Min Typ Max Unit VOH Output HIGH Voltage –1.085 –1.005 –0.880 –1.025 –0.955 –0.880 –1.025 –0.955 –0.880 –1.025 –0.955 –0.880 V VOL Output LOW Voltage –1.830 –1.695 –1.555 –1.810 –1.705 –1.620 –1.810 –1.705 –1.620 –1.810 –1.705 –1.620 V VIH Input HIGH Voltage –1.165 –0.880 –1.165 –0.880 –1.165 –0.880 –1.165 –0.880 V VIL Input LOW Voltage –1.810 –1.475 –1.810 –1.475 –1.810 –1.475 –1.810 –1.475 V VBB Output Reference Voltage –1.38 –1.26 –1.38 –1.26 –1.38 –1.26 –1.38 –1.26 V VEE Power Supply Voltage –3.0 –3.8 –3.0 –3.8 –3.0 –3.8 –3.0 –3.8 V IIH Input HIGH Current 150 150 150 150 µA IEE Power Supply Current 55 55 55 65 mA MC100LVE210 PECL DC CHARACTERISTICS –40°C Symbol 0°C 25°C 85°C Characteristic Min Typ Max Min Typ Max Min Typ Max Min Typ Max Unit VOH Output HIGH Voltage1 2.215 2.295 2.42 2.275 2.345 2.420 2.275 2.345 2.420 2.275 2.345 2.420 V VOL Output LOW Voltage1 1.47 1.605 1.745 1.490 1.595 1.680 1.490 1.595 1.680 1.490 1.595 1.680 V VIH Input HIGH Voltage1 2.135 2.420 2.135 2.420 2.135 2.420 2.135 2.420 V VIL Input LOW Voltage1 1.490 1.825 1.490 1.825 1.490 1.825 1.490 1.825 V VBB Output Reference Voltage1 1.92 2.04 1.92 2.04 1.92 2.04 1.92 2.04 V VCC Power Supply Voltage 3.0 3.8 3.0 3.8 3.0 3.8 3.0 3.8 V IIH Input HIGH Current 150 150 150 150 µA IEE Power Supply Current 55 55 55 65 mA 1. These values are for VCC = 3.3V. Level Specifications will vary 1:1 with VCC. MC100LVE210 AC CHARACTERISTICS (VEE = VEE (min) to VEE (max); VCC = VCCO = GND) –40°C Symbol Characteristic Min Typ 0°C Max Min Typ 25°C Max Min Typ 85°C Max Min tPLH tPHL Propagation Delay to Output IN (differential) IN (single–ended) tskew Within–Device SkewQa Qb Qa Qa,Qb Qb Part–to–Part Skew (Diff) VPP Minimum Input Swing 500 VCMR Common Mode Range –1.5 –0.4 –1.5 –0.4 –1.5 –0.4 –1.5 tr/tf Output Rise/Fall Time 200 600 200 600 200 600 200 Typ Max Unit Condition ps 475 400 675 700 50 50 475 400 75 75 200 675 700 50 30 500 450 75 50 200 500 700 750 50 30 500 450 75 50 200 500 700 750 50 30 75 50 200 Note 1 Note 2 ps Note 3 mV Note 4 –0.4 V Note 5 600 ps 20%–80% 500 1. The differential propagation delay is defined as the delay from the crossing points of the differential input signals to the crossing point of the differential output signals. 2. The single-ended propagation delay is defined as the delay from the 50% point of the input signal to the 50% point of the output signal. 3. The within–device skew is defined as the worst case difference between any two similar delay paths within a single device. 4. VPP(min) is defined as the minimum input differential voltage which will cause no increase in the propagation delay. The VPP(min) is AC limited for the LVE210 as a differential input as low as 50 mV will still produce full ECL levels at the output. 5. VCMR is defined as the range within which the VIH level may vary, with the device still meeting the propagation delay specification. The VIL level must be such that the peak to peak voltage is less than 1.0 V and greater than or equal to VPP(min). http://onsemi.com 3 MC100LVE210, MC100E210 MC100E210 ECL DC CHARACTERISTICS –40°C Symbol 0°C 25°C 85°C Characteristic Min Typ Max Min Typ Max Min Typ Max Min Typ Max Unit VOH Output HIGH Voltage –1.085 –1.005 –0.880 –1.025 –0.955 –0.880 –1.025 –0.955 –0.880 –1.025 –0.955 –0.880 V VOL Output LOW Voltage –1.830 –1.695 –1.555 –1.810 –1.705 –1.620 –1.810 –1.705 –1.620 –1.810 –1.705 –1.620 V VIH Input HIGH Voltage –1.165 –0.880 –1.165 –0.880 –1.165 –0.880 –1.165 –0.880 V VIL Input LOW Voltage –1.810 –1.475 –1.810 –1.475 –1.810 –1.475 –1.810 –1.475 V VBB Output Reference Voltage –1.38 –1.26 –1.38 –1.26 –1.38 –1.26 –1.38 –1.26 V VEE Power Supply Voltage –5.25 –4.2 –5.25 –4.2 –5.25 –4.2 –5.25 –4.2 V IIH Input HIGH Current 150 150 150 150 µA IEE Power Supply Current 55 55 55 65 mA MC100E210 PECL DC CHARACTERISTICS –40°C Symbol 0°C 25°C 85°C Characteristic Min Typ Max Min Typ Max Min Typ Max Min Typ Max Unit VOH Output HIGH Voltage1 3.915 3.995 4.12 3.975 4.045 4.12 3.975 4.045 4.12 3.975 4.045 4.12 V VOL Output LOW Voltage1 3.170 3.305 3.445 3.19 3.295 3.38 3.19 3.295 3.38 3.19 3.295 3.38 V VIH Input HIGH Voltage1 3.835 4.12 3.835 4.12 3.835 4.12 3.835 4.12 V VIL Input LOW Voltage1 3.190 3.525 3.190 3.525 3.190 3.525 3.190 3.525 V VBB Output Reference Voltage1 3.62 3.74 3.62 3.74 3.62 3.74 3.62 3.74 V VCC Power Supply Voltage 4.75 5.25 4.75 5.25 4.75 5.25 4.75 5.25 V IIH Input HIGH Current 150 150 150 150 µA IEE Power Supply Current 55 55 55 65 mA 1. These values are for VCC = 5.0V. Level Specifications will vary 1:1 with VCC. MC100E210 AC CHARACTERISTICS (VEE = VEE (min) to VEE (max); VCC = VCCO = GND) –40°C Symbol Characteristic Min Typ 0°C Max Min Typ 25°C Max Min Typ 85°C Max Min tPLH tPHL Propagation Delay to Output IN (differential) IN (single–ended) tskew Within–Device SkewQa Qb Qa Qa,Qb Qb Part–to–Part Skew (Diff) VPP Minimum Input Swing 500 VCMR Common Mode Range –1.5 –0.4 –1.5 –0.4 –1.5 –0.4 –1.5 tr/tf Output Rise/Fall Time 200 600 200 600 200 600 200 Typ Max Unit Condition ps 475 400 675 700 50 50 475 400 75 75 200 675 700 50 30 500 450 75 50 200 500 700 750 50 30 500 450 75 50 200 500 700 750 50 30 75 50 200 Note 1 Note 2 ps Note 3 mV Note 4 –0.4 V Note 5 600 ps 20%–80% 500 1. The differential propagation delay is defined as the delay from the crossing points of the differential input signals to the crossing point of the differential output signals. 2. The single-ended propagation delay is defined as the delay from the 50% point of the input signal to the 50% point of the output signal. 3. The within–device skew is defined as the worst case difference between any two similar delay paths within a single device. 4. VPP(min) is defined as the minimum input differential voltage which will cause no increase in the propagation delay. The VPP(min) is AC limited for the E210 as a differential input as low as 50 mV will still produce full ECL levels at the output. 5. VCMR is defined as the range within which the VIH level may vary, with the device still meeting the propagation delay specification. The VIL level must be such that the peak to peak voltage is less than 1.0 V and greater than or equal to VPP(min). http://onsemi.com 4 MC100LVE210, MC100E210 PACKAGE DIMENSIONS PLCC PACKAGE FN SUFFIX CASE 776–02 ISSUE D 0.007 (0.180) B Y BRK -N- T L –M M 0.007 (0.180) U M S N T L –M S S N S D Z -L- -M- D W X V 28 1 G1 0.010 (0.250) S T L –M S N S VIEW D-D 0.007 (0.180) A Z 0.007 (0.180) R C M M T L –M T L –M S S N N S H 0.007 (0.180) M T L –M N S S K1 E 0.004 (0.100) G J S K SEATING PLANE F VIEW S G1 0.010 (0.250) -T- T L –M S N 0.007 (0.180) VIEW S S NOTES: 1. DATUMS -L-, -M-, AND -N- DETERMINED WHERE TOP OF LEAD SHOULDER EXITS PLASTIC BODY AT MOLD PARTING LINE. 2. DIM G1, TRUE POSITION TO BE MEASURED AT DATUM -T-, SEATING PLANE. 3. DIM R AND U DO NOT INCLUDE MOLD FLASH. ALLOWABLE MOLD FLASH IS 0.010 (0.250) PER SIDE. 4. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 5. CONTROLLING DIMENSION: INCH. 6. THE PACKAGE TOP MAY BE SMALLER THAN THE PACKAGE BOTTOM BY UP TO 0.012 (0.300). DIMENSIONS R AND U ARE DETERMINED AT THE OUTERMOST EXTREMES OF THE PLASTIC BODY EXCLUSIVE OF MOLD FLASH, TIE BAR BURRS, GATE BURRS AND INTERLEAD FLASH, BUT INCLUDING ANY MISMATCH BETWEEN THE TOP AND BOTTOM OF THE PLASTIC BODY. 7. DIMENSION H DOES NOT INCLUDE DAMBAR PROTRUSION OR INTRUSION. THE DAMBAR PROTRUSION(S) SHALL NOT CAUSE THE H DIMENSION TO BE GREATER THAN 0.037 (0.940). THE DAMBAR INTRUSION(S) SHALL NOT CAUSE THE H DIMENSION TO BE SMALLER THAN 0.025 (0.635). DIM A B C E F G H J K R U V W X Y Z G1 K1 http://onsemi.com 5 INCHES MIN MAX 0.485 0.495 0.485 0.495 0.165 0.180 0.090 0.110 0.013 0.019 0.050 BSC 0.026 0.032 — 0.020 — 0.025 0.450 0.456 0.450 0.456 0.042 0.048 0.042 0.048 0.042 0.056 0.020 — 10° 2° 0.410 0.430 — 0.040 MILLIMETERS MIN MAX 12.32 12.57 12.32 12.57 4.57 4.20 2.79 2.29 0.48 0.33 1.27 BSC 0.81 0.66 — 0.51 — 0.64 11.58 11.43 11.58 11.43 1.21 1.07 1.21 1.07 1.42 1.07 0.50 — 10° 2° 10.42 10.92 — 1.02 M T L –M S N S S MC100LVE210, MC100E210 Notes http://onsemi.com 6 MC100LVE210, MC100E210 Notes http://onsemi.com 7 MC100LVE210, MC100E210 ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. “Typical” parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including “Typicals” must be validated for each customer application by customer’s technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. PUBLICATION ORDERING INFORMATION NORTH AMERICA Literature Fulfillment: Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303–675–2175 or 800–344–3860 Toll Free USA/Canada Fax: 303–675–2176 or 800–344–3867 Toll Free USA/Canada Email: [email protected] Fax Response Line: 303–675–2167 or 800–344–3810 Toll Free USA/Canada N. American Technical Support: 800–282–9855 Toll Free USA/Canada EUROPE: LDC for ON Semiconductor – European Support German Phone: (+1) 303–308–7140 (M–F 1:00pm to 5:00pm Munich Time) Email: ONlit–[email protected] French Phone: (+1) 303–308–7141 (M–F 1:00pm to 5:00pm Toulouse Time) Email: ONlit–[email protected] English Phone: (+1) 303–308–7142 (M–F 12:00pm to 5:00pm UK Time) Email: [email protected] EUROPEAN TOLL–FREE ACCESS*: 00–800–4422–3781 *Available from Germany, France, Italy, England, Ireland CENTRAL/SOUTH AMERICA: Spanish Phone: 303–308–7143 (Mon–Fri 8:00am to 5:00pm MST) Email: ONlit–[email protected] ASIA/PACIFIC: LDC for ON Semiconductor – Asia Support Phone: 303–675–2121 (Tue–Fri 9:00am to 1:00pm, Hong Kong Time) Toll Free from Hong Kong & Singapore: 001–800–4422–3781 Email: ONlit–[email protected] JAPAN: ON Semiconductor, Japan Customer Focus Center 4–32–1 Nishi–Gotanda, Shinagawa–ku, Tokyo, Japan 141–8549 Phone: 81–3–5740–2745 Email: [email protected] ON Semiconductor Website: http://onsemi.com For additional information, please contact your local Sales Representative. http://onsemi.com 8 MC100LVE210/D