TI TPS51462RGET

TPS51462
SLUSAQ1 – DECEMBER 2011
www.ti.com
3.3-V/5-V Input, D-CAP+™ Mode Synchronous Step-Down Integrated FETs Converter
With 2-Bit VID
Check for Samples: TPS51462
FEATURES
DESCRIPTION
•
The TPS51462 is a fully integrated synchronous buck
regulator employing D-CAP+™. It is used for up to
5-V step-down where system size is at its premium,
performance and optimized BOM are must-haves.
1
2
•
•
•
•
•
Integrated FETs Converter w/TI Proprietary
D-CAP+™ Mode Architecture
Minimum External Parts Count
Support all MLCC Output Capacitor and
SP/POSCAP
Auto Skip Mode
Selectable 700-kHz and 1-MHz Frequency
Small 4 mm × 4 mm, 24-Pin, QFN Package
This device fully supports Intel system
applications with integrated 2-bit VID function.
The TPS51462 also features two switching frequency
settings (700 kHz and 1 MHz), skip mode, pre-bias
startup, programmable external capacitor soft-start
time/voltage transition time, output discharge, internal
VBST Switch, 2-V reference (±1%), power good and
enable.
APPLICATIONS
•
•
agent
Low-Voltage Applications Stepping Down from
5-V or 3.3-V Rail
Notebook/Desktop Computers
The TPS51462 is available in a 4 mm × 4 mm,
24-pin, QFN package (Green RoHs compliant and Pb
free) and is specified from -40°C to 85°C.
+5V
17
16
15
14
13
V5FILT
PGOOD
VID1
VID0
EN
19 PGND
18
V5DRV
ENABLE
VID0
VID1
PGOOD
20 PGND
BST 12
SW 11
21 PGND
SW 10
TPS51462
SW
7
24 VIN
MODE
8
VOUT
SW
SLEW
23 VIN
COMP
9
VREF
SW
GND
VIN
VCCSA
22 VIN
1
2
3
4
5
6
VCCSASNS
UDG-11143
1
2
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas
Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.
D-CAP+ is a trademark of Texas Instruments.
PRODUCTION DATA information is current as of publication date.
Products conform to specifications per the terms of the Texas
Instruments standard warranty. Production processing does not
necessarily include testing of all parameters.
Copyright © 2011, Texas Instruments Incorporated
TPS51462
SLUSAQ1 – DECEMBER 2011
www.ti.com
These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam
during storage or handling to prevent electrostatic damage to the MOS gates.
ORDERING INFORMATION (1)
TA
PACKAGE (2)
ORDERING NUMBER
PINS
OUTPUT SUPPLY
MINIMUM
QUANTITY
-40°C to 85°C
Plastic QFN
(RGE)
TPS51462RGER
24
Tape and reel
3000
TPS51462RGET
24
Mini reel
250
(1)
(2)
ECO PLAN
Green (RoHS and
no Pb/Br)
For the most current package and ordering information, see the Package Option Addendum at the end of this document, or visit the TI
website at www.ti.com.
Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at
www.ti.com/sc/package.
THERMAL INFORMATION
THERMAL METRIC (1)
TPS51462
θJA
Junction-to-ambient thermal resistance
38.3
θJCtop
Junction-to-case (top) thermal resistance
44.7
θJB
Junction-to-board thermal resistance
16
ψJT
Junction-to-top characterization parameter
0.8
ψJB
Junction-to-board characterization parameter
16.1
θJCbot
Junction-to-case (bottom) thermal resistance
5.4
(1)
UNITS
RGE (24) PIN
°C/W
For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.
ABSOLUTE MAXIMUM RATINGS (1)
over operating free-air temperature range (unless otherwise noted)
VALUE
Input voltage range
Output voltage range
Electrostatic Discharge
UNIT
MIN
MAX
VIN, EN, MODE
–0.3
7.0
V5DRV, V5FILT, VBST (with respect to SW)
–0.3
7.0
VBST
–0.3
12.5
VID0, VID1
–0.3
3.6
VOUT
–1.0
3.6
SW
–2.0
7.0
SW (transient 20 ns and E=5 µJ)
–3.5
COMP, SLEW, VREF
–0.3
3.6
PGND
–0.3
0.3
PGOOD
–0.3
Human Body Model (HBM)
V
7.0
2000
Charged Device Model (CDM)
V
500
V
Storage temperature
Tstg
–55
150
˚C
Junction temperature
TJ
–40
150
˚C
300
˚C
Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds
(1)
2
Stresses beyond those listed under “absolute maximum ratings” may cause permanent damage to the device. These are stress ratings
only and functional operation of the device at these or any other conditions beyond those indicated under “recommended operating
conditions” is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
Submit Documentation Feedback
Copyright © 2011, Texas Instruments Incorporated
Product Folder Link(s): TPS51462
TPS51462
SLUSAQ1 – DECEMBER 2011
www.ti.com
RECOMMENDED OPERATING CONDITIONS
VALUE
MIN
Input voltage range
Output voltage range
TYP
VIN, EN, MODE
–0.1
6.5
V5DRV, V5FILT, VBST(with respect to SW)
–0.1
5.5
VBST
–0.1
11.75
VID0, VID1
–0.1
3.5
VOUT
–0.8
2.0
SW
–0.8
6.5
COMP, SLEW, VREF
–0.1
3.5
PGOOD
–0.1
6.5
PGND
–0.1
0.1
-40
85
Ambient temperature range, TA
UNIT
MAX
V
V
°C
ELECTRICAL CHARACTERISTICS
over recommended free-air temperature range, VVIN = 5.0 V, VV5DRV = VV5FILT = 5 V, MODE = OPEN, PGND = GND (unless
otherwise noted)
PARAMETER
CONDITIONS
MIN
TYP
MAX
UNIT
SUPPLY: VOLTAGE, CURRENTS AND 5 V UVLO
IVINSD
VIN shutdown current
EN = 'LO'
V5VIN
5VIN supply voltage
V5DRV and V5FILT voltage range
I5VIN
5VIN supply current
EN =’HI’, V5DRV + V5FILT supply current
I5VINSD
5VIN shutdown current
EN = ‘LO’, V5DRV + V5FILT shutdown current
VV5UVLO
V5FILT UVLO
Ramp up; EN = 'HI'
VV5UVHYS
V5FILT UVLO hysteresis
Falling hysteresis
VVREFUVLO
REF UVLO (1)
Rising edge of VREF, EN = 'HI'
VVREFUVHYS
REF UVLO hysteresis (1)
VPOR5VFILT
Reset
4.5
4.2
5
5.0
5.5
V
1.6
3.0
mA
10
50
µA
4.3
4.5
440
OVP latch is reset by V5FILT falling below the reset threshold
µA
0.02
V
mV
1.8
V
100
mV
1.5
2.3
3.1
–1.5%
0%
1.5%
V
VOLTAGE FEEDBACK LOOP: VREF, VOUT, AND VOLTAGE GM AMPLIFIER
VOUTTOL
VOUT accuracy
VVOUT = 0.8V, No droop
VVREF
VREF
IVREF = 0 µA, TA = 25°C
GM
Transconductance
VDM
Differential mode input voltage
ICOMPSRC
COMP pin maximum sourcing current
VCOMP = 2 V
VOFFSET
Input offset voltage
TA = 25°C
RDSCH
Output voltage discharge resistance
f–3dbVL
–3dB Frequency (1)
2
V
1
mS
0
80
mV
5
mV
–80
–5
0
µA
42
Ω
6
MHz
CURRENT SENSE: CURRENT SENSE AMPLIFIER, OVER CURRENT AND ZERO CROSSING
Gain from the current of the low-side FET to PWM comparator
when PWM = "OFF"
ACSINT
Internal current sense gain
43
50
57
mV/A
IOCL
Positive overcurrent limit (valley)
6.6
IOCL(neg)
Negative overcurrent limit (valley)
–6
A
VZXOFF
Zero crossing comp internal offset
0
mV
A
DRIVERS: BOOT STRAP SWITCH
RDSONBST
Internal BST switch on-resistance
IVBST = 10 mA, TA = 25°C
IBSTLK
Internal BST switch leakage current
VVBST = 14 V, VSW = 7 V, TA = 25°C
(1)
5
10
Ω
1
µA
Ensured by design, not production tested.
Submit Documentation Feedback
Copyright © 2011, Texas Instruments Incorporated
Product Folder Link(s): TPS51462
3
TPS51462
SLUSAQ1 – DECEMBER 2011
www.ti.com
ELECTRICAL CHARACTERISTICS (continued)
over recommended free-air temperature range, VVIN = 5.0 V, VV5DRV = VV5FILT = 5 V, MODE = OPEN, PGND = GND (unless
otherwise noted)
PARAMETER
CONDITIONS
MIN
TYP
MAX
Measured at the VOUT pin w/r/t VSLEW
82%
84%
86%
UNIT
PROTECTION: OVP, UVP, PGOOD, and THERMAL SHUTDOWN
VPGDLL
PGOOD deassert to lower
(PGOOD → Low)
VPGHYSHL
PGOOD high hysteresis
VPGDLH
PGOOD de-assert to higher
(PGOOD → Low)
VPGHYSHH
PGOOD high hysteresis
VINMINPG
Minimum VIN voltage for valid
PGOOD
Measured at the VIN pin with a 2-mA sink current on PGOOD
pin
VOVP
OVP threshold
Measured at the VOUT pin w/r/t VSLEW
UVP threshold
Measured at the VOUT pin w/r/t VSLEW, device latches OFF,
begins soft-stop
VUVP
8%
Measured at the VOUT pin w/r/t VSLEW
114%
116%
118%
-8%
(2)
THSD
Thermal shutdown
THSD(hys)
Thermal Shutdown hysteresis (2)
0.9
1.3
1.5
118%
120%
122%
66%
68%
70%
V
125
°C
10
°C
VVIN = 5 V, VVOUT = 0.8 V, fSW = 667 kHz, fixed VID mode
240
ns
VVIN = 5 V, VVOUT = 0.8 V, fSW = 1 MHz, fixed VID mode
160
ns
VVIN = 5 V, VVOUT = 0.8 V, fSW = 1 MHz, DRVL on,
SW = PGND, VVOUT < VSLEW
357
ns
3
ms
Latch off controller, attempt soft-stop.
Controller re-starts after temperature has dropped
TIMERS: ON-TIME, MINIMUM OFF TIME, SS, AND I/O TIMINGS
tONESHOTC
PWM one-shot (2)
tMIN(off)
Minimum OFF time (2)
tPGDDLY
PGOOD startup delay time
SLEW ramp up time)
tPGDPDLYH
PGOOD high propagation delay
time (2)
(2)
(excl.
Delay starts from VOUT = VID code 00 and excludes SLEW
ramp up time
50 mV over drive, rising edge
(2)
0.8
10
µs
0.2
µs
3
ms
OVP delay time (2)
tUVDLYEN
Undervoltage fault enable delay (excl. Time from (VOUT = VID code 00) going high to undervoltage
SLEW ramp up time) (2)
fault is ready
UVP delay time
ISLEW
Soft-start and voltage transition
ms
Time from the VOUT pin out of +20% of VSLEW to OVP fault
PGOOD low propagation delay time
tOVPDLY
tUVPDLY
1.2
50 mV over drive, falling edge
tPGDPDLYL
(2)
1
Time from the VOUT pin out of –30% of VSLEW to UVP fault
CSS = 10 nF assuming voltage slew rate of 1 mV/µs
µs
8.5
9
10
0
11
µA
LOGIC PINS: I/O VOLTAGE AND CURRENT
VPGDPD
PGOOD pull down voltage
PGOOD low impedance, ISINK = 4 mA, VVIN = VV5FILT = 4.5 V
IPGDLKG
PGOOD leakage current
PGOOD high impedance, forced to 5.5 V
–1
VENH
EN logic high
EN, VCCP logic
0.8
VENL
EN logic low
EN, VCCP logic
IEN
EN input current
VVIDH
VID logic high
VID0, VID1
VVIDL
VID logic low
VID0, VID1
VMODETH
MODE threshold voltage (3)
0.3
V
1
µA
V
0.3
V
1
µA
0.8
V
0.3
MODE 3
0.37
0.42
0.47
MODE 4
0.55
0.60
0.65
MODE 7
1.75
1.80
1.85
V
V
IMODE
MODE current
15
µA
RPD
VID pull-down resistance
10
kΩ
(2)
(3)
4
Ensured by design, not production tested.
See Table 3 for descriptions of MODE parameters.
Submit Documentation Feedback
Copyright © 2011, Texas Instruments Incorporated
Product Folder Link(s): TPS51462
TPS51462
SLUSAQ1 – DECEMBER 2011
www.ti.com
VIN
VIN
VIN
PGND
PGND
PGND
RGE PACKAGE
24
23
22
21
20
19
GND
1
18 V5DRV
VREF
2
17 V5FILT
COMP
3
16 PGOOD
TPS51462
6
13 EN
SW
7
8
9
10
11
12
BST
MODE
14 VID0
Thermal Pad
SW
5
SW
VOUT
15 VID1
SW
4
SW
SLEW
PIN FUNCTIONS
PIN
NO.
NAME
I/O
DESCRIPTION
19
20
PGND
I
Power ground. Source terminal of the rectifying low-side power FET.
VIN
I
Power supply input pin. Drain terminal of the switching high-side power FET.
21
22
23
24
1
GND
–
Signal ground.
2
VREF
O
2.0-V reference output. Connect a 0.22-µF ceramic capacitor to GND.
3
COMP
O
Connect series R-C to the VREF pin for loop compensation.
4
SLEW
I/O
Program the startup and voltage transition time using an external capacitor via 10-µA current source.
5
VOUT
I
Output voltage monitor input pin.
6
MODE
I
Allows selection of switching frequencies and output voltage. (See Table 3)
SW
I/O
BST
I
Power supply for internal high-side gate driver. Connect a 0.1-µF bootstrap capacitor between this pin and
the SW pin.
13
EN
I
Enable of the SMPS.
14
VID0
15
VID1
I
2-bit VID input.
16
PGOOD
O
Power good output. Connect pull-up resistor.
17
V5FILT
I
5-V power supply for analog circuits.
18
V5DRV
I
5-V power supply for the gate driver.
–
Connect directly to system GND plane with multiple vias.
7
8
9
Switching node output. Connect to the external inductor.
10
11
12
Thermal Pad
Submit Documentation Feedback
Copyright © 2011, Texas Instruments Incorporated
Product Folder Link(s): TPS51462
5
TPS51462
SLUSAQ1 – DECEMBER 2011
www.ti.com
BLOCK DIAGRAM
14 VID0
10 mA
00
01
10
11
15 VID1
+
VREFIN +8/16 %
EN 13
+
+
OV
VREFIN –8/16 %
VREFIN +20%
COMP
16 PGOOD
+
+
UV
VREFIN –32%
15 mA
3
UVP
Control Logic
On-Time
and LL
Selection
OVP
VS
+
SLEW
4
VREF
2
VOUT
5
6
MODE
12 BST
+
VCS
PWM
22 VIN
23 VIN
Bandgap
24 VIN
8R
+
+
CS
OC
PGND
tON
OneShot
R
7
SW
8
SW
9
SW
XCON
10 SW
11 SW
SW
18 V5DRV
Sense
ZC
+
17 V5FILT
Discharge
GND
1
19
PGND
20
PGND
21
PGND
TPS51462
UDG-11209
Table 1. Intel SA VID
(1)
6
VID 0
VID 1
0
0
VCCSA
0
1
0.80 V
(1)
0
1
0.85 V
(1)
1
0
0.725 V
1
1
0.675 V
0.9 V
MODE = Open
MODE = 33 kΩ
0.8 V for 2012/2013 SV processors and 0.85 V for 2012 LV/ULV
processors.
Submit Documentation Feedback
Copyright © 2011, Texas Instruments Incorporated
Product Folder Link(s): TPS51462
VIN
10 mF
1 kW
10 mF 0.1 mF
1 kW
VIN
VIN
17
3.3 nF
0.22 mF
2
3
14
13
5 kW
4
10 nF
5
6
8
7
SW
SW
DNP
9
SW
SW 10
SW 11
BST 12
15
16
TPS51462
Thermal Pad
1
24 VIN
23
22
21 PGND
20 PGND
19 PGND
18
V5FILT
100 kW
PGOOD
ENABLE
VID0
VID1
PGOOD
V5DRV
GND
Product Folder Link(s): TPS51462
VREF
Copyright © 2011, Texas Instruments Incorporated
COMP
0W
VID1
SLEW
2.2 mF
VID0
VOUT
1 mF
EN
MODE
+5V
0.1 mF
DNP
DNP
L
0.42 mH
22 mF
22 mF
22 mF
22 mF
100 W
UDG-11144
VCCSASNS
VCCSA
TPS51462
www.ti.com
SLUSAQ1 – DECEMBER 2011
TPS51462 APPLICATION DIAGRAM
Figure 1. Application Schematic Using Non-Droop Configuration
Submit Documentation Feedback
7
TPS51462
SLUSAQ1 – DECEMBER 2011
www.ti.com
Application Circuit List of Materials
Recommended part numbers for key external components for the circuit in Figure 1 are listed in Table 2.
Table 2. Key External Component Recommendations
(Figure 1)
FUNCTION
MANUFACTURER
PART NUMBER
Output Inductor
Nec-Tokin
MPCG0740LR42C
Panasonic
ECJ2FB0J226M
Murata
GRM21BR60J226ME39L
Ceramic Output Capacitors
8
Submit Documentation Feedback
Copyright © 2011, Texas Instruments Incorporated
Product Folder Link(s): TPS51462
TPS51462
SLUSAQ1 – DECEMBER 2011
www.ti.com
APPLICATION INFORMATION
Functional Overview
The TPS51462 is a D-CAP+™ mode adaptive on-time converter. The output voltage is set using a 2-bit DAC that
outputs a reference voltage in accordance with the code defined in Table 1. VID-on-the-fly transitions are
supported with the slew rate controlled by a single capacitor on the SLEW pin. The converter automatically runs
in discontinuous conduction mode (DCM) to optimize light-load efficiency. Two switching frequency selections
are provided, (700 kHz and 1 MHz) to enable optimization of the power chain for the cost, size and efficiency
requirements of the design.
In adaptive on-time converters, the controller varies the on-time as a function of input and output voltage to
maintain a nearly constant frequency during steady-state conditions. In conventional constant on-time converters,
each cycle begins when the output voltage crosses to a fixed reference level. However, in the TPS51462, the
cycle begins when the current feedback reaches an error voltage level which is the amplified difference between
the reference voltage and the feedback voltage.
PWM Operation
Referring to Figure 2, in steady state, continuous conduction mode, the converter operates in the following way.
Starting with the condition that the top FET is off and the bottom FET is on, the current feedback (VCS) is higher
than the error amplifier output (VCOMP). VCS falls until it hits VCOMP, which contains a component of the output
ripple voltage. VCS is not directly accessible by measuring signals on pins of TPS51462. The PWM comparator
senses where the two waveforms cross and triggers the on-time generator.
Current
Feedback
Voltage (V)
VCS
VCOMP
VREF
tON
t
Time (ms)
UDG-10187
Figure 2. D-CAP+™ Mode Basic Waveforms
The current feedback is an amplified and filtered version of the voltage between PGND and SW during low-side
FET on-time. The TPS51462 also provides a single-ended differential voltage (VOUT) feedback to increase the
system accuracy and reduce the dependence of circuit performance on layout.
Submit Documentation Feedback
Copyright © 2011, Texas Instruments Incorporated
Product Folder Link(s): TPS51462
9
TPS51462
SLUSAQ1 – DECEMBER 2011
www.ti.com
PWM Frequency and Adaptive on Time Control
In general, the on-time (at the SW node) can be estimated by Equation 1.
V
1
tON = OUT ´
VIN
fSW
where
•
fSW is the frequency selected by the connection of the MODE pin
(1)
The on-time pulse is sent to the top FET. The inductor current and the current feedback rises to peak value.
Each ON pulse is latched to prevent double pulsing. Switching frequency settings are shown in Table 3.
Non-Droop Configuration
The TPS51462 offers a non-droop solution only. The benefit of a non-droop approach is that load regulation is
flat, therefore, in a system where tight DC tolerance is desired, the non-droop approach is recommended. For the
Intel system agent application, non-droop is recommended as the standard configuration.
The non-droop approach can be implemented by connecting a resistor and a capacitor between the COMP and
the VREF pins. The purpose of the type II compensation is to obtain high DC feedback gain while minimizing the
phase delay at unity gain cross over frequency of the converter.
The value of the resistor (RC) can be calculated using the desired unity gain bandwidth of the converter, and the
value of the capacitor (CC) can be calculated by knowing where the zero location is desired. An application tool
that calculates these values is available from your local TI Field Application Engineer.
Figure 3 shows the basic implementation of the non-droop mode using the TPS51462.
GMV = 1 mS
VSLEW
RC
CC
+
+
–
RDS(on)
LOUT
+
GMC= 1 mS
Driver
+
ESR
PWM
Comparator
ROUT
RLOAD
COUT
4 kW
+
–
VREF
UDG-11208
Figure 3. Non-Droop Mode Basic Implementation
10
Submit Documentation Feedback
Copyright © 2011, Texas Instruments Incorporated
Product Folder Link(s): TPS51462
TPS51462
SLUSAQ1 – DECEMBER 2011
www.ti.com
Figure 4 shows the load regulation of the system agent rail using non-droop configuration.
Figure 5 shows the transient response of TPS51462 using non-droop configuration where COUT = 4 × 22 µF. The
applied step load is from 0 A to 2 A.
0.90
Output Voltage (V)
TA = 25°C
VIN = 5 V
0.85
0.80
Mode 3
Mode 4
Mode 7
Mode 8
0.75
0.1
1
Output Current (A)
10
G008
Figure 4. 0.8 V/0.85 V Load Regulation (VIN = 5 V)
Non-Droop Configuration
Figure 5. Non-Droop Configuration Transient
Response
Table 3. Mode Parameter Table
MODE
MODE CONNECTION
SWITCHING
FREQUENCY (fSW)
VID1 = 1
VID0 = 0
(V)
3
22 kΩ
700 kHz
0.80
4
33 kΩ
1 MHz
0.85
7
100 kΩ
700 kHz
0.85
8
Open
1 MHz
0.80
Submit Documentation Feedback
Copyright © 2011, Texas Instruments Incorporated
Product Folder Link(s): TPS51462
11
TPS51462
SLUSAQ1 – DECEMBER 2011
www.ti.com
Light Load Power Saving Features
The TPS51462 has an automatic pulse-skipping mode to provide excellent efficiency over a wide load range.
The converter senses inductor current and prevents negative flow by shutting off the low-side gate driver. This
saves power by eliminating re-circulation of the inductor current. Further, when the bottom FET shuts off, the
converter enters discontinuous mode, and the switching frequency decreases, thus reducing switching losses as
well.
Voltage Slewing
The TPS51462 ramps the SLEW voltage up and down to perform the output voltage transitioning. The timing is
independent of switching frequency, as well as output resistive and capacitive loading. It is set by a capacitor
from SLEW pin to GND, called CSLEW, together with an internal current source of 10 µA. The slew rate is used to
set the startup and voltage transition rate.
I
CSLEW = SLEW
SR
(2)
CSLEW ´ 0.9 V
tSS =
ISLEW
where
•
•
ISLEW = 10 µA (nom)
SR is the target output voltage slew rate, per Intel specification between 0.5 mV/µs and 10 mV/µs
(3)
For the current reference design, an SR of 1 mV/µs is targeted. The CSLEW is calculated to be 10 nF. The slower
slew rate is desired to minimize large inductor current perturbation during startup and voltage transitioning thus
reducing the possibility of acoustic noise.
After the power up, when VID1 is transitioning from 0 to 1, TPS51462 follows the SLEW voltage entering the
forced PWM mode to actively discharge the output voltage from 0.9 V to 0.8 V. The actual output voltage slew
rate is approximately the same as the set slew rate while the bandwidth of the converter supports it and there is
no overcurrent triggered by additional charging current flowing into the output capacitors. After SLEW transition is
completed, PWM mode is maintained for 64 µs (16 clock cycles when the frequency is 1 MHz) to ensure voltage
regulation.
Protection Features
The TPS51462 offers many features to protect the converter power chain as well as the system electronics.
5-V Undervoltage Protection (UVLO)
The TPS51462 continuously monitors the voltage on the V5FILT pin to ensure that the voltage level is high
enough to bias the device properly and to provide sufficient gate drive potential to maintain high efficiency. The
converter starts with approximately 4.3 V and has a nominal of 440 mV of hysteresis. If the 5-V UVLO limit is
reached, the converter transitions the phase node into a 3-state function. And the converter remains in the off
state until the device is reset by cycling 5 V until the 5-V POR is reached (2.3-V nominal). The power input does
not have an UVLO function
Power Good Signals
The TPS51462 has one open-drain power good (PGOOD) pin. During startup, there is a 3 ms power good delay
starting from the output voltage reaching the regulation point (excluding soft-start ramp-up time). And there is
also a 1 ms power good high propagation delay. The PGOOD pin de-asserts as soon as the EN pin is pulled low
or an undervoltage condition on V5FILT is detected. The PGOOD signal is blanked during VID voltage transitions
to prevent false triggering during voltage slewing.
12
Submit Documentation Feedback
Copyright © 2011, Texas Instruments Incorporated
Product Folder Link(s): TPS51462
TPS51462
SLUSAQ1 – DECEMBER 2011
www.ti.com
Output Overvoltage Protection (OVP)
In addition to the power good function described above, the TPS51462 has additional OVP and UVP thresholds
and protection circuits.
An OVP condition is detected when the output voltage is approximately 120% × VSLEW. In this case, the
converter de-asserts the PGOOD signals and performs the overvoltage protection function. The converter
remains in this state until the device is reset by cycling 5 V until the 5-V POR threshold (2.3 V nominal) is
reached.
Output Undervoltage Protection (UVP)
Output undervoltage protection works in conjunction with the current protection described in the Overcurrent
Protection and Overcurrent Limit sections. If the output voltage drops below 70% of VSLEW, after an 8-µs delay,
the device latches OFF. Undervoltage protection can be reset only by EN or a 5-V POR.
Overcurrent Protection
Both positive and negative overcurrent protection are provided in the TPS51462:
• Overcurrent Limit (OCL)
• Negative OCL (level same as positive OCL)
Overcurrent Limit
If the sensed current value is above the OCL setting, the converter delays the next ON pulse until the current
drops below the OCL limit. Current limiting occurs on a pulse-by-pulse basis. The TPS51462 uses a valley
current limiting scheme where the DC OCL trip point is the OCL limit plus half of the inductor ripple current. The
minimum valley OCL is 6 A over process and temperature.
During the overcurrent protection event, the output voltage likely droops until the UVP limit is reached. Then, the
converter de-asserts the PGOOD pin, and then latches OFF after an 8-µs delay. The converter remains in this
state until the device is reset by EN or a 5VFILT POR.
1
IOCL(dc ) = IOCL(valley ) + ´ IP-P
2
(4)
Negative OCL
The negative OCL circuit acts when the converter is sinking current from the output capacitor(s). The converter
continues to act in a valley mode, the absolute value of the negative OCL set point is typically -6.5 A.
Thermal Protection
Thermal Shutdown
The TPS51462 has an internal temperature sensor. When the temperature reaches a nominal 125°C, the device
shuts down until the temperature cools by approximately 10°C. Then the converter restarts.
Submit Documentation Feedback
Copyright © 2011, Texas Instruments Incorporated
Product Folder Link(s): TPS51462
13
TPS51462
SLUSAQ1 – DECEMBER 2011
www.ti.com
Startup and VID Transition Timing Diagrams
1.05-V Rail
0.95 V
VCCP
EN
Internal Enable
VID1 (3)
VID0 (3)
SLEW (1 mV/ms)
VOUT
VCCSA_PGOOD
Reset Time (2)
UNCORE_PWRGD (1)
260 ms
900 ms
4 ms
2.5 ms
UDG-10191
Figure 6. Fixed VID/Fixed Step Startup and VID Toggle Timing Diagram for 2011 Intel Platform
For Figure 6:
(1) Includes VCCA, VCCAXG, and VDDQ power rails.
(2) Processor reset: VID transition must be completed by this time.
(3) 1-kΩ pull-down resistor required.
14
Submit Documentation Feedback
Copyright © 2011, Texas Instruments Incorporated
Product Folder Link(s): TPS51462
TPS51462
SLUSAQ1 – DECEMBER 2011
www.ti.com
1.05-V Rail
0.95 V
VCCP
EN
100ms
Internal Enable
VID1 (3)
VID0 (3)
SLEW (1 mV/ms)
VOUT
VCCSA_PGOOD
Reset Time (2)
UNCORE_PWRGD (1)
260 ms
900 ms
4 ms
2.5 ms
UDG-10192
Figure 7. Fixed VID/Fixed Step Startup and VID Toggle Timing Diagram for 2012 Intel Platform
For Figure 7:
(1) Includes VCCA, VCCAXG, and VDDQ power rails.
(2) Processor reset: VID transition must be completed by this time.
(3) 1-kΩ pull-down resistor required.
Submit Documentation Feedback
Copyright © 2011, Texas Instruments Incorporated
Product Folder Link(s): TPS51462
15
TPS51462
SLUSAQ1 – DECEMBER 2011
www.ti.com
TYPICAL CHARACTERISTICS
90
90
TA = 25°C
VIN = 3.3 V
TA = 25°C
VIN = 5 V
80
Efficiency (%)
Efficiency (%)
80
70
60
Mode 3
Mode 4
Mode 7
Mode 8
50
40
0.01
0.1
1
Output Current (A)
70
60
Mode 3
Mode 4
Mode 7
Mode 8
50
40
0.01
10
0.1
1
Output Current (A)
G001
Figure 8. Efficiency vs. Output Current
G002
Figure 9. Efficiency vs. Output Current
2.25
2.25
Mode 3
Mode 4
Mode 7
Mode 8
2.00
Mode 3
Mode 4
Mode 7
Mode 8
2.00
1.75
Power Loss (W)
1.75
Power Loss (W)
10
1.50
1.25
1.00
0.75
0.50
1.50
1.25
1.00
0.75
0.50
TA = 25°C
VIN = 3.3 V
0.25
0.00
0.1
1
Output Current (A)
TA = 25°C
VIN = 5 V
0.25
0.00
0.1
10
1
Output Current (A)
G003
Figure 10. Power Loss vs. Output Current
60
10
G004
Figure 11. Power Loss vs. Output Current
360
140
310
120
Gain
30
260
20
210
10
160
0
Phase
-10
110
-20
60
-30
25°C
-10°C
85°C
-40
-50
1000
10 k
10
100 k
-40
10 M
1M
Phase (°)
Gain (dB)
40
Ambient Temperature (°C)
50
100
80
60
40
OTP Boundary
Direct Current SOA
Pulse Current (50 µs) SOA
20
0
1
2
3
4
5
Output Current (A)
Frequency (Hz)
Figure 12. Bode Plot, Non-Droop Mode
16
Submit Documentation Feedback
6
7
G000
Figure 13. Safe Operating Area
Copyright © 2011, Texas Instruments Incorporated
Product Folder Link(s): TPS51462
TPS51462
SLUSAQ1 – DECEMBER 2011
www.ti.com
TYPICAL CHARACTERISTICS (continued)
Figure 14. Mode=8, IOUT = 0 A, VID Transitioning
Figure 15. Mode=8, IOUT = 3 A, VID Transitioning
Figure 16. Mode = 8, OCL
Figure 17. Mode=4, OCL
Figure 18. Mode= 8, IOUT = 3 A, Soft-Start
Figure 19. Mode= 4, IOUT = 3 A, Soft-Start
Submit Documentation Feedback
Copyright © 2011, Texas Instruments Incorporated
Product Folder Link(s): TPS51462
17
TPS51462
SLUSAQ1 – DECEMBER 2011
www.ti.com
DESIGN PROCEDURE
The simplified design procedure is done for a non-droop application using the TPS51462 converter.
Step One
Determine the specifications.
The System Agent Rail requirements provide the following key parameters:
1. V00 = 0.90 V
2. V10 = 0.80 V
3. ICC(max) = 6 A
4. IDYN(max) = 2 A
5. ICC(tdc) = 3 A
Step Two
Determine system parameters.
The input voltage range and operating frequency are of primary interest. For example:
1. VIN = 5 V
2. fSW = 1 MHz
Step Three
Determine inductor value and choose inductor.
Smaller values of inductor have better transient performance but higher ripple and lower efficiency. Higher values
have the opposite characteristics. It is common practice to limit the ripple current to 25% to 50% of the maximum
current. In this case, use 25%:
IP-P = 6 A ´ 0.25 = 1.5 A
(5)
At fSW = 1 MHz, with a 5-V input and a 0.80-V output:
ö
V10
÷÷
è (fSW ´ VIN ) ø
æ
L=
V ´ dT
=
IP-P
(VIN - V10 )´ çç
IP-P
æ 0.8 ö
÷÷
è (1´ 5 ) ø
(5 - 0.8 )´ çç
=
1.5 A
= 0.45 mH
(6)
For this application, a 0.42-µH, 1.55-mΩ inductor from NEC-TOKIN with part number MPCG0740LR42C is
chosen.
Step Four
Set the output voltage.
The output voltage is determined by the VID settings. The actual voltage set point for each VID setting is listed in
Table 1. No external resistor dividers are needed for this design.
Step Five
Calculate CSLEW.
VID pin transition and soft-start time is determined by CSLEW and 10 µA of internal current source.
I
10 mA
= 10nF
CSLEW = SLEW =
SRDAC 1 mV
ms
(7)
The slower slew rate is desired to minimize large inductor current perturbation during startup and voltage
transition, thus reducing the possibility of acoustic noise.
18
Submit Documentation Feedback
Copyright © 2011, Texas Instruments Incorporated
Product Folder Link(s): TPS51462
TPS51462
SLUSAQ1 – DECEMBER 2011
www.ti.com
Given the CSLEW, use Equation 8 to calculate the soft start time.
´ 0.9 V 10nF ´ 0.9 V
C
=
= 900 ms
tSS = SLEW
ISLEW
10 mA
(8)
Step Six
Calculate OCL.
The DC OCL level of TPS51462 design is determined by Equation 9,
1
1
IOCL(dc ) = IOCL(valley ) + ´ IP-P = 6 A + ´ 1.5 A = 6.75 A
2
2
(9)
The minimum valley OCL is 6 A over process and temperature, and IP-P = 1.5 A, the minimum DC OCL is
calculated to be 6.75A.
Step Seven
Determine the output capacitance.
To determine COUT based on transient and stability requirement, first calculate the the minimum output
capacitance for a given transient.
Equation 11 and Equation 10 can be used to estimate the amount of capacitance needed for a given dynamic
load step/release. Please note that there are other factors that may impact the amount of output capacitance for
a specific design, such as ripple and stability. Equation 11 and Equation 10 are used only to estimate the
transient requirement, the result should be used in conjunction with other factors of the design to determine the
necessary output capacitance for the application.
æV
ö
´t
L ´ DILOAD(max )2 ´ ç VOUT SW + tMIN(off ) ÷
ç VIN(min )
÷
è
ø
COUT(min_ under ) =
ææ V
ö
ö
IN(min ) - VVOUT
÷
÷ ´ tSW - t
2 ´ DVLOAD(insert ) ´ ç ç
MIN(off ) ÷ ´ VVOUT
çç
÷
VIN(min )
ø
èè
ø
(10)
2
COUT(min_ over ) =
(
LOUT ´ DILOAD(max )
)
2 ´ DVLOAD(release ) ´ VVOUT
(11)
Equation 10 and Equation 11 calculate the minimum COUT for meeting the transient requirement, which is
72.9 µF assuming the following:
• ±3% voltage allowance for load step and release
• MLCC capacitance derating of 60% due to DC and AC bias effect
In this reference design, 4, 22-µF capacitors are used in order to provide this amount of capacitance.
Submit Documentation Feedback
Copyright © 2011, Texas Instruments Incorporated
Product Folder Link(s): TPS51462
19
TPS51462
SLUSAQ1 – DECEMBER 2011
www.ti.com
Step Eight
Determine the stability based on the output capacitance COUT.
In order to achieve stable operation. The 0-dB frequency, f0 should be kept less than 1/5 of the switching
frequency (1 MHz). (See Figure 3)
R
GM
1
´
´ C = 150kHz
f0 =
2p COUT RS
where
•
RS = RDS(on) × GMC × RLOAD
(12)
.
f ´ RS ´ 2p ´ COUT 150kHz ´ 53mW ´ 2p ´ 88 mF
=
» 5kW
RC = 0
GM
1mS
(13)
Using 4, 22-µF capacitors, the compensation resistance, RC can be calculated to be approximately 5 kΩ.
The purpose of the comparator capacitor (CC) is to reduce the DC component to obtain high DC feedback gain.
However, as it causes phase delay, another zero to cancel this effect at f0 is needed. This zero can be
determined by values of CC and the compensation resistor, RC.
f
1
= 0
fZ =
2p ´ RC ´ CC 10
(14)
And since RC has previously been derived, the value of CC is calculated to be 2.2 nF. In order to further boost
phase margin, a value of 3.3-nF is chosen for this reference design.
Step Nine
Select decoupling and peripheral components.
For TPS51462 peripheral capacitors use the following minimum values of ceramic capacitance. X5R or better
temperature coefficient is recommended. Tighter tolerances and higher voltage ratings are always appropriate.
• V5DRV decoupling ≥ 2.2 µF, ≥ 10 V
• V5FILT decoupling ≥ 1 µF, ≥10 V
• VREF decoupling 0.22 µF to 1 µF, ≥ 4 V
• Bootstrap capacitors ≥ 0.1 µF, ≥ 10 V
• Pull-up resistors on PGOOD, 100 kΩ
Layout Considerations
Good layout is essential for stable power supply operation. Follow these guidelines for an efficient PCB layout.
• Connect PGND pins (or at least one of the pins) to the thermal PAD underneath the device. Also connect
GND pin to the thermal PAD underneath the device. Use four vias to connect the thermal pad to internal
ground planes.
• Place VIN, V5DRV, V5FILT and 2VREF decoupling capacitors as close to the device as possible.
• Use wide traces for the VIN, VOUT, PGND and SW pins. These nodes carry high current and also serve as
heat sinks.
• Place feedback and compensation components as close to the device as possible.
• Keep analog signals (SLEW, COMP) away from noisy signals (SW, VBST).
20
Submit Documentation Feedback
Copyright © 2011, Texas Instruments Incorporated
Product Folder Link(s): TPS51462
PACKAGE OPTION ADDENDUM
www.ti.com
30-Dec-2011
PACKAGING INFORMATION
Orderable Device
Status
(1)
Package Type Package
Drawing
Pins
Package Qty
Eco Plan
(2)
Lead/
Ball Finish
MSL Peak Temp
(3)
TPS51462RGER
ACTIVE
VQFN
RGE
24
3000
Green (RoHS
& no Sb/Br)
CU NIPDAU Level-2-260C-1 YEAR
TPS51462RGET
ACTIVE
VQFN
RGE
24
250
Green (RoHS
& no Sb/Br)
CU NIPDAU Level-2-260C-1 YEAR
Samples
(Requires Login)
(1)
The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
(2)
Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability
information and additional product content details.
TBD: The Pb-Free/Green conversion plan has not been defined.
Pb-Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that
lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.
Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between
the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.
Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight
in homogeneous material)
(3)
MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information
provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and
continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals.
TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.
In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.
Addendum-Page 1
PACKAGE MATERIALS INFORMATION
www.ti.com
14-Jul-2012
TAPE AND REEL INFORMATION
*All dimensions are nominal
Device
Package Package Pins
Type Drawing
SPQ
Reel
Reel
A0
Diameter Width (mm)
(mm) W1 (mm)
B0
(mm)
K0
(mm)
P1
(mm)
W
Pin1
(mm) Quadrant
TPS51462RGER
VQFN
RGE
24
3000
330.0
12.4
4.25
4.25
1.15
8.0
12.0
Q2
TPS51462RGET
VQFN
RGE
24
250
180.0
12.4
4.25
4.25
1.15
8.0
12.0
Q2
Pack Materials-Page 1
PACKAGE MATERIALS INFORMATION
www.ti.com
14-Jul-2012
*All dimensions are nominal
Device
Package Type
Package Drawing
Pins
SPQ
Length (mm)
Width (mm)
Height (mm)
TPS51462RGER
VQFN
RGE
24
3000
367.0
367.0
35.0
TPS51462RGET
VQFN
RGE
24
250
210.0
185.0
35.0
Pack Materials-Page 2
IMPORTANT NOTICE
Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other
changes to its semiconductor products and services per JESD46C and to discontinue any product or service per JESD48B. Buyers should
obtain the latest relevant information before placing orders and should verify that such information is current and complete. All
semiconductor products (also referred to herein as “components”) are sold subject to TI’s terms and conditions of sale supplied at the time
of order acknowledgment.
TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI’s terms
and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary
to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily
performed.
TI assumes no liability for applications assistance or the design of Buyers’ products. Buyers are responsible for their products and
applications using TI components. To minimize the risks associated with Buyers’ products and applications, Buyers should provide
adequate design and operating safeguards.
TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or
other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information
published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or
endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the
third party, or a license from TI under the patents or other intellectual property of TI.
Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration
and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered
documentation. Information of third parties may be subject to additional restrictions.
Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service
voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice.
TI is not responsible or liable for any such statements.
Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements
concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support
that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which
anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause
harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use
of any TI components in safety-critical applications.
In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI’s goal is to
help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and
requirements. Nonetheless, such components are subject to these terms.
No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties
have executed a special agreement specifically governing such use.
Only those TI components which TI has specifically designated as military grade or “enhanced plastic” are designed and intended for use in
military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components
which have not been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and
regulatory requirements in connection with such use.
TI has specifically designated certain components which meet ISO/TS16949 requirements, mainly for automotive use. Components which
have not been so designated are neither designed nor intended for automotive use; and TI will not be responsible for any failure of such
components to meet such requirements.
Products
Applications
Audio
www.ti.com/audio
Automotive and Transportation www.ti.com/automotive
Amplifiers
amplifier.ti.com
Communications and Telecom www.ti.com/communications
Data Converters
dataconverter.ti.com
Computers and Peripherals
www.ti.com/computers
DLP® Products
www.dlp.com
Consumer Electronics
www.ti.com/consumer-apps
DSP
dsp.ti.com
Energy and Lighting
www.ti.com/energy
Clocks and Timers
www.ti.com/clocks
Industrial
www.ti.com/industrial
Interface
interface.ti.com
Medical
www.ti.com/medical
Logic
logic.ti.com
Security
www.ti.com/security
Power Mgmt
power.ti.com
Space, Avionics and Defense
www.ti.com/space-avionics-defense
Microcontrollers
microcontroller.ti.com
Video and Imaging
www.ti.com/video
RFID
www.ti-rfid.com
OMAP Mobile Processors
www.ti.com/omap
TI E2E Community
e2e.ti.com
Wireless Connectivity
www.ti.com/wirelessconnectivity
Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2012, Texas Instruments Incorporated