STMICROELECTRONICS STB120NH03LT4

STB120NH03L
N-CHANNEL 30V - 0.005 Ω - 60A D2PAK
STripFET™ III POWER MOSFET FOR DC-DC CONVERSION
TYPE
STB120NH03L
■
■
■
■
■
■
VDSS
RDS(on)
ID
30 V
<0.0055 Ω
60 A(#)
TYPICAL RDS(on) = 0.005 Ω @ 10 V
RDS(ON) * Qg INDUSTRY’s BENCHMARK
CONDUCTION LOSSES REDUCED
SWITCHING LOSSES REDUCED
LOW THRESHOLD DEVICE
SURFACE-MOUNTING D2PAK (TO-263)
POWER PACKAGE IN TUBE (NO SUFFIX) OR
IN TAPE & REEL (SUFFIX “T4”)
3
1
D2PAK
TO-263
(Suffix “T4”)
DESCRIPTION
The STB120NH03L utilizes the latest advanced design
rules of ST’s proprietary STripFET™ technology. It is ideal
in high performance DC-DC converter applications where
efficiency is to be achieved at very high output currents.
INTERNAL SCHEMATIC DIAGRAM
APPLICATIONS
■ SPECIFICALLY DESIGNED AND OPTIMISED
FOR HIGH EFFICIENCY DC-DC
CONVERTERS
Ordering Information
SALES TYPE
STB120NH03LT4
MARKING
B120NH03L
PACKAGE
TO-252
PACKAGING
TAPE & REEL
ABSOLUTE MAXIMUM RATINGS
■
Symbol
VDS
VDGR
Parameter
Value
Unit
Drain-source Voltage (VGS = 0)
30
V
Drain-gate Voltage (RGS = 20 kΩ)
30
V
VGS
Gate- source Voltage
ID(#)
Drain Current (continuous) at TC = 25°C
ID(#)
IDM(•)
Ptot
EAS (1)
Tstg
Tj
V
60
A
Drain Current (continuous) at TC = 100°C
60
A
Drain Current (pulsed)
240
A
Total Dissipation at TC = 25°C
115
W
Derating Factor
0.77
W/°C
Single Pulse Avalanche Energy
700
mJ
-55 to 175
°C
Storage Temperature
Max. Operating Junction Temperature
(•) Pulse width limited by safe operating area.
(#) Value limited by wire bonding
October 2003
± 20
(1) Starting T j = 25 oC, ID = 30A, VDD = 15V
1/11
STB120NH03L
THERMAL DATA
Rthj-case
Rthj-amb
Tl
Thermal Resistance Junction-case
Thermal Resistance Junction-ambient
Maximum Lead Temperature For Soldering Purpose
Max
Max
1.30
62.5
300
°C/W
°C/W
°C
ELECTRICAL CHARACTERISTICS (Tcase = 25 °C unless otherwise specified)
OFF
Symbol
Parameter
Test Conditions
Drain-source
Breakdown Voltage
ID = 250 µA
IDSS
Zero Gate Voltage
Drain Current (VGS = 0)
VDS = Max Rating
VDS = Max Rating TC = 125°C
IGSS
Gate-body Leakage
Current (VDS = 0)
VGS = ± 20V
V(BR)DSS
VGS = 0
Min.
Typ.
Max.
30
Unit
V
1
10
µA
µA
±100
nA
ON (*)
Symbol
Parameter
Test Conditions
VGS(th)
Gate Threshold Voltage
VDS = VGS
RDS(on)
Static Drain-source On
Resistance
VGS = 10 V
VGS = 5 V
ID = 250 µA
Min.
Typ.
Max.
Unit
1
1.8
2.5
V
0.005
0.006
0.0055
0.0105
Ω
Ω
Typ.
Max.
Unit
ID = 30 A
ID = 30 A
DYNAMIC
Symbol
Test Conditions
gfs (*)
Forward Transconductance
VDS = 10 V
Ciss
Coss
Crss
Input Capacitance
Output Capacitance
Reverse Transfer
Capacitance
VDS = 15V f = 1 MHz VGS = 0
Gate Input Resistance
f = 1 MHz Gate DC Bias = 0
Test Signal Level = 20 mV
Open Drain
RG
2/11
Parameter
ID = 30 A
Min.
40
S
4100
680
70
pF
pF
pF
1.3
Ω
STB120NH03L
ELECTRICAL CHARACTERISTICS (continued)
SWITCHING ON (*)
Symbol
Parameter
Test Conditions
Min.
Typ.
Max.
Unit
Turn-on Time
Rise Time
ID = 30 A
VDD = 15 V
VGS = 10 V
RG = 4.7 Ω
(Resistive Load, Figure 3)
16
95
Total Gate Charge
Gate-Source Charge
Gate-Drain Charge
VDD=15V ID=60A VGS=10V
57
11.8
7.3
Qoss(1)
Output Charge
VDS = 16 V
VGS= 0 V
27
nC
Qgls(2)
Third-quadrant Gate Charge
VDS < 0 V
VGS= 10 V
55
nC
td(on)
tr
Qg
Qgs
Qgd
ns
ns
77
nC
nC
nC
SWITCHING OFF(*)
Symbol
td(off)
tf
Parameter
Turn-off Delay Time
Fall Time
Test Conditions
VDD = 15 V
RG = 4.7Ω,
Min.
ID = 30 A
VGS = 10 V
Typ.
Max.
48
23
Unit
ns
ns
SOURCE DRAIN DIODE(*)
Symbol
Parameter
ISD
ISDM
Source-drain Current
Source-drain Current (pulsed)
VSD (*)
trr
Qrr
IRRM
Test Conditions
Forward On Voltage
ISD = 30 A
Reverse Recovery Time
Reverse Recovery Charge
Reverse Recovery Current
ISD = 60 A
di/dt = 100A/µs
Tj = 150°C
VDD = 30 V
(see test circuit, Figure 5)
Min.
Typ.
VGS = 0
46
64
2.8
(*)Pulsed: Pulse duration = 300 µs, duty cycle 1.5 %.
(•)Pulse width limited by Tjmax
(1) Q oss = Coss*∆ Vin , Coss = Cgd + Cds . See
(2) Gate charge for synchronous operation
Safe Operating Area
Thermal Impedance
Max.
Unit
60
240
A
A
1.4
V
62
86
ns
nC
A
Appendix A
3/11
STB120NH03L
Output Characteristics
Transfer Characteristics
Transconductance
Static Drain-source On Resistance
Gate Charge vs Gate-source Voltage
Capacitance Variations
4/11
STB120NH03L
Normalized Gate Threshold Voltage vs Temperature
Normalized on Resistance vs Temperature
Source-drain Diode Forward Characteristics
Normalized Breakdown Voltage vs Temperature
.
.
5/11
STB120NH03L
Fig. 1: Unclamped Inductive Load Test Circuit
Fig. 2: Unclamped Inductive Waveform
Fig. 3: Switching Times Test Circuits For Resistive
Load
Fig. 4: Gate Charge test Circuit
Fig. 5: Test Circuit For Inductive Load Switching
And Diode Recovery Times
6/11
STB120NH03L
D2PAK MECHANICAL DATA
DIM.
mm.
MIN.
TYP.
inch.
MAX.
MIN.
A
4.4
4.6
0.173
TYP.
0.181
TYP.
A1
2.49
2.69
0.098
0.106
A2
0.03
0.23
0.001
0.009
B
0.7
0.93
0.028
0.037
B2
1.14
1.7
0.045
0.067
C
0.45
0.6
0.018
0.024
C2
1.21
1.36
0.048
0.054
D
8.95
9.35
0.352
D1
E
8
10
E1
0.368
0.315
10.4
0.394
8.5
0.409
0.334
G
4.88
5.28
0.192
0.208
L
15
15.85
0.591
0.624
L2
1.27
1.4
0.050
0.055
L3
1.4
1.75
0.055
0.069
M
2.4
3.2
0.094
R
V2
0.4
0°
0.126
0.015
8°
0°
8°
7/11
STB120NH03L
D2PAK FOOTPRINT
TUBE SHIPMENT (no suffix)*
TAPE AND REEL SHIPMENT (suffix ”T4”)*
REEL MECHANICAL DATA
DIM.
mm
MIN.
A
DIM.
mm
MIN.
MIN.
MAX.
0.421
A0
10.5
10.7
0.413
B0
15.7
15.9
0.618
0.626
D
1.5
1.6
0.059
0.063
D1
1.59
1.61
0.062
0.063
E
1.65
1.85
0.065
0.073
F
11.4
11.6
0.449
0.456
K0
4.8
5.0
0.189
0.197
P0
3.9
4.1
0.153
0.161
P1
11.9
12.1
0.468
0.476
P2
1.9
2.1
0075
0.082
R
50
1.574
T
0.25
0.35
.0.0098
0.0137
W
23.7
24.3
0.933
0.956
* on sales type
8/11
inch
MAX.
MIN.
330
B
1.5
C
12.8
D
20.2
G
24.4
N
100
T
TAPE MECHANICAL DATA
inch
MAX.
MAX.
12.992
0.059
13.2
0.504
26.4
0.960
0.520
0.795
1.039
3.937
30.4
1.197
BASE QTY
BULK QTY
1000
1000
STB120NH03L
APPENDIX A
Buck Converter: Power Losses Estimation
SW1
SW2
The power losses associated with the FETs in a Synchronous Buck converter can be
estimated using the equations shown in the table below. The formulas give a good
approximation, for the sake of performance comparison, of how different pairs of devices
affect the converter efficiency. However a very important parameter, the working
temperature, is not considered. The real device behavior is really dependent on how the
heat generated inside the devices is er moved to allow for a safer working junction
temperature.
The low side (SW2) device requires:
•
•
•
•
•
Very low RDS(on) to reduce conduction losses
Small Qgls to reduce the gate charge losses
Small Coss to reduce losses due to output capacitance
Small Qrr to reduce losses on SW1 during its turn-on
The Cgd/Cgs ratio lower than Vth/Vgg ratio especially with low drain to source
voltage to avoid the cross conduction phenomenon;
The high side (SW1) device requires:
•
Small Rg and Ls to allow higher gate current peak and to limit the voltage
feedback on the gate
•
Small Qg to have a faster commutation and to reduce gate charge losses
•
Low RDS(on) to reduce the conduction losses.
9/11
STB120NH03L
Pconduction
Pswitching
R DS(on)SW1 * I 2L * d
R DS(on)SW2 * I 2L * (1 − d )
Vin * (Q gsth(SW1) + Q gd(SW1) ) * f *
IL
Ig
Zero Voltage Switching
Not Applicable
Conduction
Not Applicable
Vf(SW2) * I L * t deadtime * f
Pgate(Q G )
Q g(SW1) * Vgg * f
Q gls(SW2) * Vgg * f
PQoss
Vin * Q oss(SW1) * f
Vin * Q oss(SW2) * f
2
2
Parameter
d
Qgsth
Qgls
Pconduction
Pswitching
Pdiode
Pgate
PQoss
10/11
Low Side Switch (SW2)
Recovery
Pdiode
1
High Side Switch (SW1)
1
Meaning
Duty-cycle
Post threshold gate charge
Third quadrant gate charge
On state losses
On-off transition losses
Conduction and reverse recovery diode losses
Gate drive losses
Output capacitance losses
Dissipated by SW1 during turn-on
Vin * Q rr(SW2) * f
STB120NH03L
Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences
of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted
by implication or otherwise under any patent or patent rights of STMicroelectronics. Specifications mentioned in this publication are subject
to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products are not
authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics.
The ST logo is registered trademark of STMicroelectronics
All other names are the property of their respective owners.
 2003 STMicroelectronics - All Rights Reserved
STMicroelectronics GROUP OF COMPANIES
Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan Malaysia - Malta - Morocco -Singapore - Spain - Sweden - Switzerland - United Kingdom - United States.
www.st.com
11/11